\n
address_offset : 0x0 Bytes (0x0)
size : 0x510 byte (0x0)
mem_usage : registers
protection :
Version ID Register
address_offset : 0x0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
FEATURE : Feature Specification Number
bits : 0 - 15 (16 bit)
access : read-only
Enumeration:
#0 : 0000000000000000
Standard features implemented.
#1 : 0000000000000001
Supports state, logic and parallel modes.
End of enumeration elements list.
MINOR : Minor Version Number
bits : 16 - 23 (8 bit)
access : read-only
MAJOR : Major Version Number
bits : 24 - 31 (8 bit)
access : read-only
Shifter Status Register
address_offset : 0x10 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SSF : Shifter Status Flag
bits : 0 - 3 (4 bit)
access : read-write
Shifter Configuration N Register
address_offset : 0x100 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SSTART : Shifter Start bit
bits : 0 - 1 (2 bit)
access : read-write
Enumeration:
#00 : 0
Start bit disabled for transmitter/receiver/match store, transmitter loads data on enable
#01 : 1
Start bit disabled for transmitter/receiver/match store, transmitter loads data on first shift
#10 : 10
Transmitter outputs start bit value 0 before loading data on first shift, receiver/match store sets error flag if start bit is not 0
#11 : 11
Transmitter outputs start bit value 1 before loading data on first shift, receiver/match store sets error flag if start bit is not 1
End of enumeration elements list.
SSTOP : Shifter Stop bit
bits : 4 - 5 (2 bit)
access : read-write
Enumeration:
#00 : 0
Stop bit disabled for transmitter/receiver/match store
#01 : 1
Reserved for transmitter/receiver/match store
#10 : 10
Transmitter outputs stop bit value 0 on store, receiver/match store sets error flag if stop bit is not 0
#11 : 11
Transmitter outputs stop bit value 1 on store, receiver/match store sets error flag if stop bit is not 1
End of enumeration elements list.
INSRC : Input Source
bits : 8 - 8 (1 bit)
access : read-write
Enumeration:
#0 : 0
Pin
#1 : 1
Shifter N+1 Output
End of enumeration elements list.
Shifter Configuration N Register
address_offset : 0x104 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SSTART : Shifter Start bit
bits : 0 - 1 (2 bit)
access : read-write
Enumeration:
#00 : 0
Start bit disabled for transmitter/receiver/match store, transmitter loads data on enable
#01 : 1
Start bit disabled for transmitter/receiver/match store, transmitter loads data on first shift
#10 : 10
Transmitter outputs start bit value 0 before loading data on first shift, receiver/match store sets error flag if start bit is not 0
#11 : 11
Transmitter outputs start bit value 1 before loading data on first shift, receiver/match store sets error flag if start bit is not 1
End of enumeration elements list.
SSTOP : Shifter Stop bit
bits : 4 - 5 (2 bit)
access : read-write
Enumeration:
#00 : 0
Stop bit disabled for transmitter/receiver/match store
#01 : 1
Reserved for transmitter/receiver/match store
#10 : 10
Transmitter outputs stop bit value 0 on store, receiver/match store sets error flag if stop bit is not 0
#11 : 11
Transmitter outputs stop bit value 1 on store, receiver/match store sets error flag if stop bit is not 1
End of enumeration elements list.
INSRC : Input Source
bits : 8 - 8 (1 bit)
access : read-write
Enumeration:
#0 : 0
Pin
#1 : 1
Shifter N+1 Output
End of enumeration elements list.
Shifter Configuration N Register
address_offset : 0x108 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SSTART : Shifter Start bit
bits : 0 - 1 (2 bit)
access : read-write
Enumeration:
#00 : 0
Start bit disabled for transmitter/receiver/match store, transmitter loads data on enable
#01 : 1
Start bit disabled for transmitter/receiver/match store, transmitter loads data on first shift
#10 : 10
Transmitter outputs start bit value 0 before loading data on first shift, receiver/match store sets error flag if start bit is not 0
#11 : 11
Transmitter outputs start bit value 1 before loading data on first shift, receiver/match store sets error flag if start bit is not 1
End of enumeration elements list.
SSTOP : Shifter Stop bit
bits : 4 - 5 (2 bit)
access : read-write
Enumeration:
#00 : 0
Stop bit disabled for transmitter/receiver/match store
#01 : 1
Reserved for transmitter/receiver/match store
#10 : 10
Transmitter outputs stop bit value 0 on store, receiver/match store sets error flag if stop bit is not 0
#11 : 11
Transmitter outputs stop bit value 1 on store, receiver/match store sets error flag if stop bit is not 1
End of enumeration elements list.
INSRC : Input Source
bits : 8 - 8 (1 bit)
access : read-write
Enumeration:
#0 : 0
Pin
#1 : 1
Shifter N+1 Output
End of enumeration elements list.
Shifter Configuration N Register
address_offset : 0x10C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SSTART : Shifter Start bit
bits : 0 - 1 (2 bit)
access : read-write
Enumeration:
#00 : 0
Start bit disabled for transmitter/receiver/match store, transmitter loads data on enable
#01 : 1
Start bit disabled for transmitter/receiver/match store, transmitter loads data on first shift
#10 : 10
Transmitter outputs start bit value 0 before loading data on first shift, receiver/match store sets error flag if start bit is not 0
#11 : 11
Transmitter outputs start bit value 1 before loading data on first shift, receiver/match store sets error flag if start bit is not 1
End of enumeration elements list.
SSTOP : Shifter Stop bit
bits : 4 - 5 (2 bit)
access : read-write
Enumeration:
#00 : 0
Stop bit disabled for transmitter/receiver/match store
#01 : 1
Reserved for transmitter/receiver/match store
#10 : 10
Transmitter outputs stop bit value 0 on store, receiver/match store sets error flag if stop bit is not 0
#11 : 11
Transmitter outputs stop bit value 1 on store, receiver/match store sets error flag if stop bit is not 1
End of enumeration elements list.
INSRC : Input Source
bits : 8 - 8 (1 bit)
access : read-write
Enumeration:
#0 : 0
Pin
#1 : 1
Shifter N+1 Output
End of enumeration elements list.
Shifter Error Register
address_offset : 0x14 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SEF : Shifter Error Flags
bits : 0 - 3 (4 bit)
access : read-write
Timer Status Register
address_offset : 0x18 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TSF : Timer Status Flags
bits : 0 - 3 (4 bit)
access : read-write
Shifter Status Interrupt Enable
address_offset : 0x20 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SSIE : Shifter Status Interrupt Enable
bits : 0 - 3 (4 bit)
access : read-write
Shifter Buffer N Register
address_offset : 0x200 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SHIFTBUF : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write
Shifter Buffer N Register
address_offset : 0x204 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SHIFTBUF : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write
Shifter Buffer N Register
address_offset : 0x208 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SHIFTBUF : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write
Shifter Buffer N Register
address_offset : 0x20C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SHIFTBUF : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write
Shifter Error Interrupt Enable
address_offset : 0x24 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SEIE : Shifter Error Interrupt Enable
bits : 0 - 3 (4 bit)
access : read-write
Timer Interrupt Enable Register
address_offset : 0x28 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TEIE : Timer Status Interrupt Enable
bits : 0 - 3 (4 bit)
access : read-write
Shifter Buffer N Bit Swapped Register
address_offset : 0x280 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SHIFTBUFBIS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write
Shifter Buffer N Bit Swapped Register
address_offset : 0x284 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SHIFTBUFBIS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write
Shifter Buffer N Bit Swapped Register
address_offset : 0x288 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SHIFTBUFBIS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write
Shifter Buffer N Bit Swapped Register
address_offset : 0x28C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SHIFTBUFBIS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write
Shifter Status DMA Enable
address_offset : 0x30 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SSDE : Shifter Status DMA Enable
bits : 0 - 3 (4 bit)
access : read-write
Shifter Buffer N Byte Swapped Register
address_offset : 0x300 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SHIFTBUFBYS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write
Shifter Buffer N Byte Swapped Register
address_offset : 0x304 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SHIFTBUFBYS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write
Shifter Buffer N Byte Swapped Register
address_offset : 0x308 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SHIFTBUFBYS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write
Shifter Buffer N Byte Swapped Register
address_offset : 0x30C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SHIFTBUFBYS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write
Shifter Buffer N Bit Byte Swapped Register
address_offset : 0x380 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SHIFTBUFBBS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write
Shifter Buffer N Bit Byte Swapped Register
address_offset : 0x384 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SHIFTBUFBBS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write
Shifter Buffer N Bit Byte Swapped Register
address_offset : 0x388 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SHIFTBUFBBS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write
Shifter Buffer N Bit Byte Swapped Register
address_offset : 0x38C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SHIFTBUFBBS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write
Parameter Register
address_offset : 0x4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
SHIFTER : Shifter Number
bits : 0 - 7 (8 bit)
access : read-only
TIMER : Timer Number
bits : 8 - 15 (8 bit)
access : read-only
PIN : Pin Number
bits : 16 - 23 (8 bit)
access : read-only
TRIGGER : Trigger Number
bits : 24 - 31 (8 bit)
access : read-only
Timer Control N Register
address_offset : 0x400 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TIMOD : Timer Mode
bits : 0 - 1 (2 bit)
access : read-write
Enumeration:
#00 : 0
Timer Disabled.
#01 : 1
Dual 8-bit counters baud/bit mode.
#10 : 10
Dual 8-bit counters PWM mode.
#11 : 11
Single 16-bit counter mode.
End of enumeration elements list.
PINPOL : Timer Pin Polarity
bits : 7 - 7 (1 bit)
access : read-write
Enumeration:
#0 : 0
Pin is active high
#1 : 1
Pin is active low
End of enumeration elements list.
PINSEL : Timer Pin Select
bits : 8 - 10 (3 bit)
access : read-write
PINCFG : Timer Pin Configuration
bits : 16 - 17 (2 bit)
access : read-write
Enumeration:
#00 : 0
Timer pin output disabled
#01 : 1
Timer pin open drain or bidirectional output enable
#10 : 10
Timer pin bidirectional output data
#11 : 11
Timer pin output
End of enumeration elements list.
TRGSRC : Trigger Source
bits : 22 - 22 (1 bit)
access : read-write
Enumeration:
#0 : 0
External trigger selected
#1 : 1
Internal trigger selected
End of enumeration elements list.
TRGPOL : Trigger Polarity
bits : 23 - 23 (1 bit)
access : read-write
Enumeration:
#0 : 0
Trigger active high
#1 : 1
Trigger active low
End of enumeration elements list.
TRGSEL : Trigger Select
bits : 24 - 27 (4 bit)
access : read-write
Timer Control N Register
address_offset : 0x404 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TIMOD : Timer Mode
bits : 0 - 1 (2 bit)
access : read-write
Enumeration:
#00 : 0
Timer Disabled.
#01 : 1
Dual 8-bit counters baud/bit mode.
#10 : 10
Dual 8-bit counters PWM mode.
#11 : 11
Single 16-bit counter mode.
End of enumeration elements list.
PINPOL : Timer Pin Polarity
bits : 7 - 7 (1 bit)
access : read-write
Enumeration:
#0 : 0
Pin is active high
#1 : 1
Pin is active low
End of enumeration elements list.
PINSEL : Timer Pin Select
bits : 8 - 10 (3 bit)
access : read-write
PINCFG : Timer Pin Configuration
bits : 16 - 17 (2 bit)
access : read-write
Enumeration:
#00 : 0
Timer pin output disabled
#01 : 1
Timer pin open drain or bidirectional output enable
#10 : 10
Timer pin bidirectional output data
#11 : 11
Timer pin output
End of enumeration elements list.
TRGSRC : Trigger Source
bits : 22 - 22 (1 bit)
access : read-write
Enumeration:
#0 : 0
External trigger selected
#1 : 1
Internal trigger selected
End of enumeration elements list.
TRGPOL : Trigger Polarity
bits : 23 - 23 (1 bit)
access : read-write
Enumeration:
#0 : 0
Trigger active high
#1 : 1
Trigger active low
End of enumeration elements list.
TRGSEL : Trigger Select
bits : 24 - 27 (4 bit)
access : read-write
Timer Control N Register
address_offset : 0x408 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TIMOD : Timer Mode
bits : 0 - 1 (2 bit)
access : read-write
Enumeration:
#00 : 0
Timer Disabled.
#01 : 1
Dual 8-bit counters baud/bit mode.
#10 : 10
Dual 8-bit counters PWM mode.
#11 : 11
Single 16-bit counter mode.
End of enumeration elements list.
PINPOL : Timer Pin Polarity
bits : 7 - 7 (1 bit)
access : read-write
Enumeration:
#0 : 0
Pin is active high
#1 : 1
Pin is active low
End of enumeration elements list.
PINSEL : Timer Pin Select
bits : 8 - 10 (3 bit)
access : read-write
PINCFG : Timer Pin Configuration
bits : 16 - 17 (2 bit)
access : read-write
Enumeration:
#00 : 0
Timer pin output disabled
#01 : 1
Timer pin open drain or bidirectional output enable
#10 : 10
Timer pin bidirectional output data
#11 : 11
Timer pin output
End of enumeration elements list.
TRGSRC : Trigger Source
bits : 22 - 22 (1 bit)
access : read-write
Enumeration:
#0 : 0
External trigger selected
#1 : 1
Internal trigger selected
End of enumeration elements list.
TRGPOL : Trigger Polarity
bits : 23 - 23 (1 bit)
access : read-write
Enumeration:
#0 : 0
Trigger active high
#1 : 1
Trigger active low
End of enumeration elements list.
TRGSEL : Trigger Select
bits : 24 - 27 (4 bit)
access : read-write
Timer Control N Register
address_offset : 0x40C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TIMOD : Timer Mode
bits : 0 - 1 (2 bit)
access : read-write
Enumeration:
#00 : 0
Timer Disabled.
#01 : 1
Dual 8-bit counters baud/bit mode.
#10 : 10
Dual 8-bit counters PWM mode.
#11 : 11
Single 16-bit counter mode.
End of enumeration elements list.
PINPOL : Timer Pin Polarity
bits : 7 - 7 (1 bit)
access : read-write
Enumeration:
#0 : 0
Pin is active high
#1 : 1
Pin is active low
End of enumeration elements list.
PINSEL : Timer Pin Select
bits : 8 - 10 (3 bit)
access : read-write
PINCFG : Timer Pin Configuration
bits : 16 - 17 (2 bit)
access : read-write
Enumeration:
#00 : 0
Timer pin output disabled
#01 : 1
Timer pin open drain or bidirectional output enable
#10 : 10
Timer pin bidirectional output data
#11 : 11
Timer pin output
End of enumeration elements list.
TRGSRC : Trigger Source
bits : 22 - 22 (1 bit)
access : read-write
Enumeration:
#0 : 0
External trigger selected
#1 : 1
Internal trigger selected
End of enumeration elements list.
TRGPOL : Trigger Polarity
bits : 23 - 23 (1 bit)
access : read-write
Enumeration:
#0 : 0
Trigger active high
#1 : 1
Trigger active low
End of enumeration elements list.
TRGSEL : Trigger Select
bits : 24 - 27 (4 bit)
access : read-write
Timer Configuration N Register
address_offset : 0x480 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TSTART : Timer Start Bit
bits : 1 - 1 (1 bit)
access : read-write
Enumeration:
#0 : 0
Start bit disabled
#1 : 1
Start bit enabled
End of enumeration elements list.
TSTOP : Timer Stop Bit
bits : 4 - 5 (2 bit)
access : read-write
Enumeration:
#00 : 0
Stop bit disabled
#01 : 1
Stop bit is enabled on timer compare
#10 : 10
Stop bit is enabled on timer disable
#11 : 11
Stop bit is enabled on timer compare and timer disable
End of enumeration elements list.
TIMENA : Timer Enable
bits : 8 - 10 (3 bit)
access : read-write
Enumeration:
#000 : 0
Timer always enabled
#001 : 1
Timer enabled on Timer N-1 enable
#010 : 10
Timer enabled on Trigger high
#011 : 11
Timer enabled on Trigger high and Pin high
#100 : 100
Timer enabled on Pin rising edge
#101 : 101
Timer enabled on Pin rising edge and Trigger high
#110 : 110
Timer enabled on Trigger rising edge
#111 : 111
Timer enabled on Trigger rising or falling edge
End of enumeration elements list.
TIMDIS : Timer Disable
bits : 12 - 14 (3 bit)
access : read-write
Enumeration:
#000 : 0
Timer never disabled
#001 : 1
Timer disabled on Timer N-1 disable
#010 : 10
Timer disabled on Timer compare
#011 : 11
Timer disabled on Timer compare and Trigger Low
#100 : 100
Timer disabled on Pin rising or falling edge
#101 : 101
Timer disabled on Pin rising or falling edge provided Trigger is high
#110 : 110
Timer disabled on Trigger falling edge
End of enumeration elements list.
TIMRST : Timer Reset
bits : 16 - 18 (3 bit)
access : read-write
Enumeration:
#000 : 0
Timer never reset
#010 : 10
Timer reset on Timer Pin equal to Timer Output
#011 : 11
Timer reset on Timer Trigger equal to Timer Output
#100 : 100
Timer reset on Timer Pin rising edge
#110 : 110
Timer reset on Trigger rising edge
#111 : 111
Timer reset on Trigger rising or falling edge
End of enumeration elements list.
TIMDEC : Timer Decrement
bits : 20 - 21 (2 bit)
access : read-write
Enumeration:
#00 : 0
Decrement counter on FlexIO clock, Shift clock equals Timer output.
#01 : 1
Decrement counter on Trigger input (both edges), Shift clock equals Timer output.
#10 : 10
Decrement counter on Pin input (both edges), Shift clock equals Pin input.
#11 : 11
Decrement counter on Trigger input (both edges), Shift clock equals Trigger input.
End of enumeration elements list.
TIMOUT : Timer Output
bits : 24 - 25 (2 bit)
access : read-write
Enumeration:
#00 : 0
Timer output is logic one when enabled and is not affected by timer reset
#01 : 1
Timer output is logic zero when enabled and is not affected by timer reset
#10 : 10
Timer output is logic one when enabled and on timer reset
#11 : 11
Timer output is logic zero when enabled and on timer reset
End of enumeration elements list.
Timer Configuration N Register
address_offset : 0x484 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TSTART : Timer Start Bit
bits : 1 - 1 (1 bit)
access : read-write
Enumeration:
#0 : 0
Start bit disabled
#1 : 1
Start bit enabled
End of enumeration elements list.
TSTOP : Timer Stop Bit
bits : 4 - 5 (2 bit)
access : read-write
Enumeration:
#00 : 0
Stop bit disabled
#01 : 1
Stop bit is enabled on timer compare
#10 : 10
Stop bit is enabled on timer disable
#11 : 11
Stop bit is enabled on timer compare and timer disable
End of enumeration elements list.
TIMENA : Timer Enable
bits : 8 - 10 (3 bit)
access : read-write
Enumeration:
#000 : 0
Timer always enabled
#001 : 1
Timer enabled on Timer N-1 enable
#010 : 10
Timer enabled on Trigger high
#011 : 11
Timer enabled on Trigger high and Pin high
#100 : 100
Timer enabled on Pin rising edge
#101 : 101
Timer enabled on Pin rising edge and Trigger high
#110 : 110
Timer enabled on Trigger rising edge
#111 : 111
Timer enabled on Trigger rising or falling edge
End of enumeration elements list.
TIMDIS : Timer Disable
bits : 12 - 14 (3 bit)
access : read-write
Enumeration:
#000 : 0
Timer never disabled
#001 : 1
Timer disabled on Timer N-1 disable
#010 : 10
Timer disabled on Timer compare
#011 : 11
Timer disabled on Timer compare and Trigger Low
#100 : 100
Timer disabled on Pin rising or falling edge
#101 : 101
Timer disabled on Pin rising or falling edge provided Trigger is high
#110 : 110
Timer disabled on Trigger falling edge
End of enumeration elements list.
TIMRST : Timer Reset
bits : 16 - 18 (3 bit)
access : read-write
Enumeration:
#000 : 0
Timer never reset
#010 : 10
Timer reset on Timer Pin equal to Timer Output
#011 : 11
Timer reset on Timer Trigger equal to Timer Output
#100 : 100
Timer reset on Timer Pin rising edge
#110 : 110
Timer reset on Trigger rising edge
#111 : 111
Timer reset on Trigger rising or falling edge
End of enumeration elements list.
TIMDEC : Timer Decrement
bits : 20 - 21 (2 bit)
access : read-write
Enumeration:
#00 : 0
Decrement counter on FlexIO clock, Shift clock equals Timer output.
#01 : 1
Decrement counter on Trigger input (both edges), Shift clock equals Timer output.
#10 : 10
Decrement counter on Pin input (both edges), Shift clock equals Pin input.
#11 : 11
Decrement counter on Trigger input (both edges), Shift clock equals Trigger input.
End of enumeration elements list.
TIMOUT : Timer Output
bits : 24 - 25 (2 bit)
access : read-write
Enumeration:
#00 : 0
Timer output is logic one when enabled and is not affected by timer reset
#01 : 1
Timer output is logic zero when enabled and is not affected by timer reset
#10 : 10
Timer output is logic one when enabled and on timer reset
#11 : 11
Timer output is logic zero when enabled and on timer reset
End of enumeration elements list.
Timer Configuration N Register
address_offset : 0x488 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TSTART : Timer Start Bit
bits : 1 - 1 (1 bit)
access : read-write
Enumeration:
#0 : 0
Start bit disabled
#1 : 1
Start bit enabled
End of enumeration elements list.
TSTOP : Timer Stop Bit
bits : 4 - 5 (2 bit)
access : read-write
Enumeration:
#00 : 0
Stop bit disabled
#01 : 1
Stop bit is enabled on timer compare
#10 : 10
Stop bit is enabled on timer disable
#11 : 11
Stop bit is enabled on timer compare and timer disable
End of enumeration elements list.
TIMENA : Timer Enable
bits : 8 - 10 (3 bit)
access : read-write
Enumeration:
#000 : 0
Timer always enabled
#001 : 1
Timer enabled on Timer N-1 enable
#010 : 10
Timer enabled on Trigger high
#011 : 11
Timer enabled on Trigger high and Pin high
#100 : 100
Timer enabled on Pin rising edge
#101 : 101
Timer enabled on Pin rising edge and Trigger high
#110 : 110
Timer enabled on Trigger rising edge
#111 : 111
Timer enabled on Trigger rising or falling edge
End of enumeration elements list.
TIMDIS : Timer Disable
bits : 12 - 14 (3 bit)
access : read-write
Enumeration:
#000 : 0
Timer never disabled
#001 : 1
Timer disabled on Timer N-1 disable
#010 : 10
Timer disabled on Timer compare
#011 : 11
Timer disabled on Timer compare and Trigger Low
#100 : 100
Timer disabled on Pin rising or falling edge
#101 : 101
Timer disabled on Pin rising or falling edge provided Trigger is high
#110 : 110
Timer disabled on Trigger falling edge
End of enumeration elements list.
TIMRST : Timer Reset
bits : 16 - 18 (3 bit)
access : read-write
Enumeration:
#000 : 0
Timer never reset
#010 : 10
Timer reset on Timer Pin equal to Timer Output
#011 : 11
Timer reset on Timer Trigger equal to Timer Output
#100 : 100
Timer reset on Timer Pin rising edge
#110 : 110
Timer reset on Trigger rising edge
#111 : 111
Timer reset on Trigger rising or falling edge
End of enumeration elements list.
TIMDEC : Timer Decrement
bits : 20 - 21 (2 bit)
access : read-write
Enumeration:
#00 : 0
Decrement counter on FlexIO clock, Shift clock equals Timer output.
#01 : 1
Decrement counter on Trigger input (both edges), Shift clock equals Timer output.
#10 : 10
Decrement counter on Pin input (both edges), Shift clock equals Pin input.
#11 : 11
Decrement counter on Trigger input (both edges), Shift clock equals Trigger input.
End of enumeration elements list.
TIMOUT : Timer Output
bits : 24 - 25 (2 bit)
access : read-write
Enumeration:
#00 : 0
Timer output is logic one when enabled and is not affected by timer reset
#01 : 1
Timer output is logic zero when enabled and is not affected by timer reset
#10 : 10
Timer output is logic one when enabled and on timer reset
#11 : 11
Timer output is logic zero when enabled and on timer reset
End of enumeration elements list.
Timer Configuration N Register
address_offset : 0x48C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TSTART : Timer Start Bit
bits : 1 - 1 (1 bit)
access : read-write
Enumeration:
#0 : 0
Start bit disabled
#1 : 1
Start bit enabled
End of enumeration elements list.
TSTOP : Timer Stop Bit
bits : 4 - 5 (2 bit)
access : read-write
Enumeration:
#00 : 0
Stop bit disabled
#01 : 1
Stop bit is enabled on timer compare
#10 : 10
Stop bit is enabled on timer disable
#11 : 11
Stop bit is enabled on timer compare and timer disable
End of enumeration elements list.
TIMENA : Timer Enable
bits : 8 - 10 (3 bit)
access : read-write
Enumeration:
#000 : 0
Timer always enabled
#001 : 1
Timer enabled on Timer N-1 enable
#010 : 10
Timer enabled on Trigger high
#011 : 11
Timer enabled on Trigger high and Pin high
#100 : 100
Timer enabled on Pin rising edge
#101 : 101
Timer enabled on Pin rising edge and Trigger high
#110 : 110
Timer enabled on Trigger rising edge
#111 : 111
Timer enabled on Trigger rising or falling edge
End of enumeration elements list.
TIMDIS : Timer Disable
bits : 12 - 14 (3 bit)
access : read-write
Enumeration:
#000 : 0
Timer never disabled
#001 : 1
Timer disabled on Timer N-1 disable
#010 : 10
Timer disabled on Timer compare
#011 : 11
Timer disabled on Timer compare and Trigger Low
#100 : 100
Timer disabled on Pin rising or falling edge
#101 : 101
Timer disabled on Pin rising or falling edge provided Trigger is high
#110 : 110
Timer disabled on Trigger falling edge
End of enumeration elements list.
TIMRST : Timer Reset
bits : 16 - 18 (3 bit)
access : read-write
Enumeration:
#000 : 0
Timer never reset
#010 : 10
Timer reset on Timer Pin equal to Timer Output
#011 : 11
Timer reset on Timer Trigger equal to Timer Output
#100 : 100
Timer reset on Timer Pin rising edge
#110 : 110
Timer reset on Trigger rising edge
#111 : 111
Timer reset on Trigger rising or falling edge
End of enumeration elements list.
TIMDEC : Timer Decrement
bits : 20 - 21 (2 bit)
access : read-write
Enumeration:
#00 : 0
Decrement counter on FlexIO clock, Shift clock equals Timer output.
#01 : 1
Decrement counter on Trigger input (both edges), Shift clock equals Timer output.
#10 : 10
Decrement counter on Pin input (both edges), Shift clock equals Pin input.
#11 : 11
Decrement counter on Trigger input (both edges), Shift clock equals Trigger input.
End of enumeration elements list.
TIMOUT : Timer Output
bits : 24 - 25 (2 bit)
access : read-write
Enumeration:
#00 : 0
Timer output is logic one when enabled and is not affected by timer reset
#01 : 1
Timer output is logic zero when enabled and is not affected by timer reset
#10 : 10
Timer output is logic one when enabled and on timer reset
#11 : 11
Timer output is logic zero when enabled and on timer reset
End of enumeration elements list.
Timer Compare N Register
address_offset : 0x500 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CMP : Timer Compare Value
bits : 0 - 15 (16 bit)
access : read-write
Timer Compare N Register
address_offset : 0x504 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CMP : Timer Compare Value
bits : 0 - 15 (16 bit)
access : read-write
Timer Compare N Register
address_offset : 0x508 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CMP : Timer Compare Value
bits : 0 - 15 (16 bit)
access : read-write
Timer Compare N Register
address_offset : 0x50C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CMP : Timer Compare Value
bits : 0 - 15 (16 bit)
access : read-write
FlexIO Control Register
address_offset : 0x8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
FLEXEN : FlexIO Enable
bits : 0 - 0 (1 bit)
access : read-write
Enumeration:
#0 : 0
FlexIO module is disabled.
#1 : 1
FlexIO module is enabled.
End of enumeration elements list.
SWRST : Software Reset
bits : 1 - 1 (1 bit)
access : read-write
Enumeration:
#0 : 0
Software reset is disabled
#1 : 1
Software reset is enabled, all FlexIO registers except the Control Register are reset.
End of enumeration elements list.
FASTACC : Fast Access
bits : 2 - 2 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configures for normal register accesses to FlexIO
#1 : 1
Configures for fast register accesses to FlexIO
End of enumeration elements list.
DBGE : Debug Enable
bits : 30 - 30 (1 bit)
access : read-write
Enumeration:
#0 : 0
FlexIO is disabled in debug modes.
#1 : 1
FlexIO is enabled in debug modes
End of enumeration elements list.
DOZEN : Doze Enable
bits : 31 - 31 (1 bit)
access : read-write
Enumeration:
#0 : 0
FlexIO enabled in Doze modes.
#1 : 1
FlexIO disabled in Doze modes.
End of enumeration elements list.
Shifter Control N Register
address_offset : 0x80 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SMOD : Shifter Mode
bits : 0 - 2 (3 bit)
access : read-write
Enumeration:
#000 : 0
Disabled.
#001 : 1
Receive mode. Captures the current Shifter content into the SHIFTBUF on expiration of the Timer.
#010 : 10
Transmit mode. Load SHIFTBUF contents into the Shifter on expiration of the Timer.
#100 : 100
Match Store mode. Shifter data is compared to SHIFTBUF content on expiration of the Timer.
#101 : 101
Match Continuous mode. Shifter data is continuously compared to SHIFTBUF contents.
End of enumeration elements list.
PINPOL : Shifter Pin Polarity
bits : 7 - 7 (1 bit)
access : read-write
Enumeration:
#0 : 0
Pin is active high
#1 : 1
Pin is active low
End of enumeration elements list.
PINSEL : Shifter Pin Select
bits : 8 - 10 (3 bit)
access : read-write
PINCFG : Shifter Pin Configuration
bits : 16 - 17 (2 bit)
access : read-write
Enumeration:
#00 : 0
Shifter pin output disabled
#01 : 1
Shifter pin open drain or bidirectional output enable
#10 : 10
Shifter pin bidirectional output data
#11 : 11
Shifter pin output
End of enumeration elements list.
TIMPOL : Timer Polarity
bits : 23 - 23 (1 bit)
access : read-write
Enumeration:
#0 : 0
Shift on posedge of Shift clock
#1 : 1
Shift on negedge of Shift clock
End of enumeration elements list.
TIMSEL : Timer Select
bits : 24 - 25 (2 bit)
access : read-write
Shifter Control N Register
address_offset : 0x84 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SMOD : Shifter Mode
bits : 0 - 2 (3 bit)
access : read-write
Enumeration:
#000 : 0
Disabled.
#001 : 1
Receive mode. Captures the current Shifter content into the SHIFTBUF on expiration of the Timer.
#010 : 10
Transmit mode. Load SHIFTBUF contents into the Shifter on expiration of the Timer.
#100 : 100
Match Store mode. Shifter data is compared to SHIFTBUF content on expiration of the Timer.
#101 : 101
Match Continuous mode. Shifter data is continuously compared to SHIFTBUF contents.
End of enumeration elements list.
PINPOL : Shifter Pin Polarity
bits : 7 - 7 (1 bit)
access : read-write
Enumeration:
#0 : 0
Pin is active high
#1 : 1
Pin is active low
End of enumeration elements list.
PINSEL : Shifter Pin Select
bits : 8 - 10 (3 bit)
access : read-write
PINCFG : Shifter Pin Configuration
bits : 16 - 17 (2 bit)
access : read-write
Enumeration:
#00 : 0
Shifter pin output disabled
#01 : 1
Shifter pin open drain or bidirectional output enable
#10 : 10
Shifter pin bidirectional output data
#11 : 11
Shifter pin output
End of enumeration elements list.
TIMPOL : Timer Polarity
bits : 23 - 23 (1 bit)
access : read-write
Enumeration:
#0 : 0
Shift on posedge of Shift clock
#1 : 1
Shift on negedge of Shift clock
End of enumeration elements list.
TIMSEL : Timer Select
bits : 24 - 25 (2 bit)
access : read-write
Shifter Control N Register
address_offset : 0x88 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SMOD : Shifter Mode
bits : 0 - 2 (3 bit)
access : read-write
Enumeration:
#000 : 0
Disabled.
#001 : 1
Receive mode. Captures the current Shifter content into the SHIFTBUF on expiration of the Timer.
#010 : 10
Transmit mode. Load SHIFTBUF contents into the Shifter on expiration of the Timer.
#100 : 100
Match Store mode. Shifter data is compared to SHIFTBUF content on expiration of the Timer.
#101 : 101
Match Continuous mode. Shifter data is continuously compared to SHIFTBUF contents.
End of enumeration elements list.
PINPOL : Shifter Pin Polarity
bits : 7 - 7 (1 bit)
access : read-write
Enumeration:
#0 : 0
Pin is active high
#1 : 1
Pin is active low
End of enumeration elements list.
PINSEL : Shifter Pin Select
bits : 8 - 10 (3 bit)
access : read-write
PINCFG : Shifter Pin Configuration
bits : 16 - 17 (2 bit)
access : read-write
Enumeration:
#00 : 0
Shifter pin output disabled
#01 : 1
Shifter pin open drain or bidirectional output enable
#10 : 10
Shifter pin bidirectional output data
#11 : 11
Shifter pin output
End of enumeration elements list.
TIMPOL : Timer Polarity
bits : 23 - 23 (1 bit)
access : read-write
Enumeration:
#0 : 0
Shift on posedge of Shift clock
#1 : 1
Shift on negedge of Shift clock
End of enumeration elements list.
TIMSEL : Timer Select
bits : 24 - 25 (2 bit)
access : read-write
Shifter Control N Register
address_offset : 0x8C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SMOD : Shifter Mode
bits : 0 - 2 (3 bit)
access : read-write
Enumeration:
#000 : 0
Disabled.
#001 : 1
Receive mode. Captures the current Shifter content into the SHIFTBUF on expiration of the Timer.
#010 : 10
Transmit mode. Load SHIFTBUF contents into the Shifter on expiration of the Timer.
#100 : 100
Match Store mode. Shifter data is compared to SHIFTBUF content on expiration of the Timer.
#101 : 101
Match Continuous mode. Shifter data is continuously compared to SHIFTBUF contents.
End of enumeration elements list.
PINPOL : Shifter Pin Polarity
bits : 7 - 7 (1 bit)
access : read-write
Enumeration:
#0 : 0
Pin is active high
#1 : 1
Pin is active low
End of enumeration elements list.
PINSEL : Shifter Pin Select
bits : 8 - 10 (3 bit)
access : read-write
PINCFG : Shifter Pin Configuration
bits : 16 - 17 (2 bit)
access : read-write
Enumeration:
#00 : 0
Shifter pin output disabled
#01 : 1
Shifter pin open drain or bidirectional output enable
#10 : 10
Shifter pin bidirectional output data
#11 : 11
Shifter pin output
End of enumeration elements list.
TIMPOL : Timer Polarity
bits : 23 - 23 (1 bit)
access : read-write
Enumeration:
#0 : 0
Shift on posedge of Shift clock
#1 : 1
Shift on negedge of Shift clock
End of enumeration elements list.
TIMSEL : Timer Select
bits : 24 - 25 (2 bit)
access : read-write
Pin State Register
address_offset : 0xC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
PDI : Pin Data Input
bits : 0 - 7 (8 bit)
access : read-only
Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !
This website is sponsored by Embeetle, an IDE designed from scratch for embedded software developers.