\n

USBHS

Peripheral Memory Blocks

address_offset : 0x0 Bytes (0x0)
size : 0x4000 byte (0x0)
mem_usage : registers
protection : not protected

Registers

DEVCTRL

DEVDMANXTDSC

HSTDMANXTDSC

DEVIMR

DEVEPTCFG0

HSTPIPICR_CTRL_MODE[1]

HSTPIPICR_ISO_MODE[1]

HSTPIPICR_BLK_MODE[1]

HSTPIPICR_INTRPT_MODE[1]

DEVEPTIFR_CTRL_MODE[8]

DEVEPTIFR_ISO_MODE[8]

DEVEPTIFR_BLK_MODE[8]

DEVEPTIFR_INTRPT_MODE[8]

DEVEPTIMR_CTRL_MODE[7]

DEVEPTIMR_ISO_MODE[7]

DEVEPTIMR_BLK_MODE[7]

DEVEPTIMR_INTRPT_MODE[7]

DEVEPTCFG1

DEVEPTCFG2

HSTPIPIFR_CTRL_MODE[1]

HSTPIPIFR_ISO_MODE[1]

HSTPIPIFR_BLK_MODE[1]

HSTPIPIFR_INTRPT_MODE[1]

DEVEPTCFG3

DEVEPTCFG4

DEVEPTCFG5

HSTPIPIMR_CTRL_MODE[1]

HSTPIPIMR_ISO_MODE[1]

HSTPIPIMR_BLK_MODE[1]

HSTPIPIMR_INTRPT_MODE[1]

DEVEPTIDR_CTRL_MODE[6]

DEVEPTIDR_ISO_MODE[6]

DEVEPTIDR_BLK_MODE[6]

DEVEPTIDR_INTRPT_MODE[6]

DEVEPTCFG6

DEVEPTCFG7

HSTPIPIER_CTRL_MODE[1]

HSTPIPIER_ISO_MODE[1]

HSTPIPIER_BLK_MODE[1]

HSTPIPIER_INTRPT_MODE[1]

DEVEPTIER_CTRL_MODE[7]

DEVEPTIER_ISO_MODE[7]

DEVEPTIER_BLK_MODE[7]

DEVEPTIER_INTRPT_MODE[7]

DEVEPTIFR_CTRL_MODE[9]

DEVEPTIFR_ISO_MODE[9]

DEVEPTIFR_BLK_MODE[9]

DEVEPTIFR_INTRPT_MODE[9]

DEVEPTCFG8

DEVEPTIMR_CTRL_MODE[8]

DEVEPTIMR_ISO_MODE[8]

DEVEPTIMR_BLK_MODE[8]

DEVEPTIMR_INTRPT_MODE[8]

DEVEPTCFG9

HSTPIPIDR_CTRL_MODE[1]

HSTPIPIDR_ISO_MODE[1]

HSTPIPIDR_BLK_MODE[1]

HSTPIPIDR_INTRPT_MODE[1]

HSTPIPINRQ[1]

DEVEPTISR_CTRL_MODE0

DEVEPTISR_ISO_MODE0

DEVEPTISR_BLK_MODE0

DEVEPTISR_INTRPT_MODE0

DEVEPTISR0

DEVEPTISR0_ISOENPT

DEVEPTISR_CTRL_MODE1

DEVEPTISR_ISO_MODE1

DEVEPTISR_BLK_MODE1

DEVEPTISR_INTRPT_MODE1

DEVEPTISR1

DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMANXTDSC

DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMAADDRESS

DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMACONTROL

DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMASTATUS

DEVEPTISR_CTRL_MODE2

DEVEPTISR_ISO_MODE2

DEVEPTISR_BLK_MODE2

DEVEPTISR_INTRPT_MODE2

DEVEPTISR2

HSTPIPERR[1]

DEVEPTIDR_CTRL_MODE[7]

DEVEPTIDR_ISO_MODE[7]

DEVEPTIDR_BLK_MODE[7]

DEVEPTIDR_INTRPT_MODE[7]

DEVEPTISR_CTRL_MODE3

DEVEPTISR_ISO_MODE3

DEVEPTISR_BLK_MODE3

DEVEPTISR_INTRPT_MODE3

DEVEPTISR3

DEVEPTIER_CTRL_MODE[8]

DEVEPTIER_ISO_MODE[8]

DEVEPTIER_BLK_MODE[8]

DEVEPTIER_INTRPT_MODE[8]

DEVEPTIMR_CTRL_MODE[9]

DEVEPTIMR_ISO_MODE[9]

DEVEPTIMR_BLK_MODE[9]

DEVEPTIMR_INTRPT_MODE[9]

DEVIDR

DEVEPTISR_CTRL_MODE4

DEVEPTISR_ISO_MODE4

DEVEPTISR_BLK_MODE4

DEVEPTISR_INTRPT_MODE4

DEVEPTISR4

HSTPIPCFG[2]

HSTPIPCFG_CTRL_BULK_MODE[2]

DEVEPTISR_CTRL_MODE5

DEVEPTISR_ISO_MODE5

DEVEPTISR_BLK_MODE5

DEVEPTISR_INTRPT_MODE5

DEVEPTISR5

DEVEPTISR_CTRL_MODE6

DEVEPTISR_ISO_MODE6

DEVEPTISR_BLK_MODE6

DEVEPTISR_INTRPT_MODE6

DEVEPTISR6

DEVEPTISR_CTRL_MODE7

DEVEPTISR_ISO_MODE7

DEVEPTISR_BLK_MODE7

DEVEPTISR_INTRPT_MODE7

DEVEPTISR7

HSTPIPISR_CTRL_MODE[2]

HSTPIPISR_ISO_MODE[2]

HSTPIPISR_BLK_MODE[2]

HSTPIPISR_INTRPT_MODE[2]

DEVEPTISR_CTRL_MODE8

DEVEPTISR_ISO_MODE8

DEVEPTISR_BLK_MODE8

DEVEPTISR_INTRPT_MODE8

DEVEPTISR8

DEVEPTISR_CTRL_MODE9

DEVEPTISR_ISO_MODE9

DEVEPTISR_BLK_MODE9

DEVEPTISR_INTRPT_MODE9

DEVEPTISR9

HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMANXTDSC

HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMAADDRESS

HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMACONTROL

HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMASTATUS

HSTPIPICR_CTRL_MODE[2]

HSTPIPICR_ISO_MODE[2]

HSTPIPICR_BLK_MODE[2]

HSTPIPICR_INTRPT_MODE[2]

DEVEPTIDR_CTRL_MODE[8]

DEVEPTIDR_ISO_MODE[8]

DEVEPTIDR_BLK_MODE[8]

DEVEPTIDR_INTRPT_MODE[8]

DEVEPTICR_CTRL_MODE0

DEVEPTICR_ISO_MODE0

DEVEPTICR_BLK_MODE0

DEVEPTICR_INTRPT_MODE0

DEVEPTICR0

DEVEPTICR0_ISOENPT

DEVEPTIER_CTRL_MODE[9]

DEVEPTIER_ISO_MODE[9]

DEVEPTIER_BLK_MODE[9]

DEVEPTIER_INTRPT_MODE[9]

DEVEPTICR_CTRL_MODE1

DEVEPTICR_ISO_MODE1

DEVEPTICR_BLK_MODE1

DEVEPTICR_INTRPT_MODE1

DEVEPTICR1

HSTPIPIFR_CTRL_MODE[2]

HSTPIPIFR_ISO_MODE[2]

HSTPIPIFR_BLK_MODE[2]

HSTPIPIFR_INTRPT_MODE[2]

DEVEPTICR_CTRL_MODE2

DEVEPTICR_ISO_MODE2

DEVEPTICR_BLK_MODE2

DEVEPTICR_INTRPT_MODE2

DEVEPTICR2

DEVEPTICR_CTRL_MODE3

DEVEPTICR_ISO_MODE3

DEVEPTICR_BLK_MODE3

DEVEPTICR_INTRPT_MODE3

DEVEPTICR3

DEVDMA[6]-USBHS_DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMANXTDSC

DEVDMA[6]-USBHS_DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMAADDRESS

DEVDMA[6]-USBHS_DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMACONTROL

DEVDMA[6]-USBHS_DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMASTATUS

DEVEPTICR_CTRL_MODE4

DEVEPTICR_ISO_MODE4

DEVEPTICR_BLK_MODE4

DEVEPTICR_INTRPT_MODE4

DEVEPTICR4

HSTPIPIMR_CTRL_MODE[2]

HSTPIPIMR_ISO_MODE[2]

HSTPIPIMR_BLK_MODE[2]

HSTPIPIMR_INTRPT_MODE[2]

DEVEPTICR_CTRL_MODE5

DEVEPTICR_ISO_MODE5

DEVEPTICR_BLK_MODE5

DEVEPTICR_INTRPT_MODE5

DEVEPTICR5

DEVEPTICR_CTRL_MODE6

DEVEPTICR_ISO_MODE6

DEVEPTICR_BLK_MODE6

DEVEPTICR_INTRPT_MODE6

DEVEPTICR6

DEVEPTICR_CTRL_MODE7

DEVEPTICR_ISO_MODE7

DEVEPTICR_BLK_MODE7

DEVEPTICR_INTRPT_MODE7

DEVEPTICR7

HSTPIPIER_CTRL_MODE[2]

HSTPIPIER_ISO_MODE[2]

HSTPIPIER_BLK_MODE[2]

HSTPIPIER_INTRPT_MODE[2]

DEVIER

DEVEPTICR_CTRL_MODE8

DEVEPTICR_ISO_MODE8

DEVEPTICR_BLK_MODE8

DEVEPTICR_INTRPT_MODE8

DEVEPTICR8

DEVEPTIDR_CTRL_MODE[9]

DEVEPTIDR_ISO_MODE[9]

DEVEPTIDR_BLK_MODE[9]

DEVEPTIDR_INTRPT_MODE[9]

DEVEPTICR_CTRL_MODE9

DEVEPTICR_ISO_MODE9

DEVEPTICR_BLK_MODE9

DEVEPTICR_INTRPT_MODE9

DEVEPTICR9

HSTPIPIDR_CTRL_MODE[2]

HSTPIPIDR_ISO_MODE[2]

HSTPIPIDR_BLK_MODE[2]

HSTPIPIDR_INTRPT_MODE[2]

DEVEPTIFR_CTRL_MODE0

DEVEPTIFR_ISO_MODE0

DEVEPTIFR_BLK_MODE0

DEVEPTIFR_INTRPT_MODE0

DEVEPTIFR0

DEVEPTIFR0_ISOENPT

HSTPIPCFG[3]

HSTPIPCFG_CTRL_BULK_MODE[3]

DEVEPTIFR_CTRL_MODE1

DEVEPTIFR_ISO_MODE1

DEVEPTIFR_BLK_MODE1

DEVEPTIFR_INTRPT_MODE1

DEVEPTIFR1

HSTPIPINRQ[2]

DEVEPTIFR_CTRL_MODE2

DEVEPTIFR_ISO_MODE2

DEVEPTIFR_BLK_MODE2

DEVEPTIFR_INTRPT_MODE2

DEVEPTIFR2

DEVEPTIFR_CTRL_MODE3

DEVEPTIFR_ISO_MODE3

DEVEPTIFR_BLK_MODE3

DEVEPTIFR_INTRPT_MODE3

DEVEPTIFR3

DEVEPTIFR_CTRL_MODE4

DEVEPTIFR_ISO_MODE4

DEVEPTIFR_BLK_MODE4

DEVEPTIFR_INTRPT_MODE4

DEVEPTIFR4

HSTPIPISR_CTRL_MODE[3]

HSTPIPISR_ISO_MODE[3]

HSTPIPISR_BLK_MODE[3]

HSTPIPISR_INTRPT_MODE[3]

HSTPIPERR[2]

DEVEPTIFR_CTRL_MODE5

DEVEPTIFR_ISO_MODE5

DEVEPTIFR_BLK_MODE5

DEVEPTIFR_INTRPT_MODE5

DEVEPTIFR5

DEVEPTIFR_CTRL_MODE6

DEVEPTIFR_ISO_MODE6

DEVEPTIFR_BLK_MODE6

DEVEPTIFR_INTRPT_MODE6

DEVEPTIFR6

DEVEPTIFR_CTRL_MODE7

DEVEPTIFR_ISO_MODE7

DEVEPTIFR_BLK_MODE7

DEVEPTIFR_INTRPT_MODE7

DEVEPTIFR7

HSTPIPICR_CTRL_MODE[3]

HSTPIPICR_ISO_MODE[3]

HSTPIPICR_BLK_MODE[3]

HSTPIPICR_INTRPT_MODE[3]

DEVEPTIFR_CTRL_MODE8

DEVEPTIFR_ISO_MODE8

DEVEPTIFR_BLK_MODE8

DEVEPTIFR_INTRPT_MODE8

DEVEPTIFR8

DEVEPTIFR_CTRL_MODE9

DEVEPTIFR_ISO_MODE9

DEVEPTIFR_BLK_MODE9

DEVEPTIFR_INTRPT_MODE9

DEVEPTIFR9

HSTPIPIFR_CTRL_MODE[3]

HSTPIPIFR_ISO_MODE[3]

HSTPIPIFR_BLK_MODE[3]

HSTPIPIFR_INTRPT_MODE[3]

DEVEPT

DEVEPTIMR_CTRL_MODE0

DEVEPTIMR_ISO_MODE0

DEVEPTIMR_BLK_MODE0

DEVEPTIMR_INTRPT_MODE0

DEVEPTIMR0

DEVEPTIMR0_ISOENPT

DEVEPTIMR_CTRL_MODE1

DEVEPTIMR_ISO_MODE1

DEVEPTIMR_BLK_MODE1

DEVEPTIMR_INTRPT_MODE1

DEVEPTIMR1

DEVEPTIMR_CTRL_MODE2

DEVEPTIMR_ISO_MODE2

DEVEPTIMR_BLK_MODE2

DEVEPTIMR_INTRPT_MODE2

DEVEPTIMR2

HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMANXTDSC

HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMAADDRESS

HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMACONTROL

HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMASTATUS

DEVEPTIMR_CTRL_MODE3

DEVEPTIMR_ISO_MODE3

DEVEPTIMR_BLK_MODE3

DEVEPTIMR_INTRPT_MODE3

DEVEPTIMR3

HSTPIPIMR_CTRL_MODE[3]

HSTPIPIMR_ISO_MODE[3]

HSTPIPIMR_BLK_MODE[3]

HSTPIPIMR_INTRPT_MODE[3]

DEVEPTIMR_CTRL_MODE4

DEVEPTIMR_ISO_MODE4

DEVEPTIMR_BLK_MODE4

DEVEPTIMR_INTRPT_MODE4

DEVEPTIMR4

DEVEPTIMR_CTRL_MODE5

DEVEPTIMR_ISO_MODE5

DEVEPTIMR_BLK_MODE5

DEVEPTIMR_INTRPT_MODE5

DEVEPTIMR5

DEVEPTIMR_CTRL_MODE6

DEVEPTIMR_ISO_MODE6

DEVEPTIMR_BLK_MODE6

DEVEPTIMR_INTRPT_MODE6

DEVEPTIMR6

DEVEPTIMR_CTRL_MODE7

DEVEPTIMR_ISO_MODE7

DEVEPTIMR_BLK_MODE7

DEVEPTIMR_INTRPT_MODE7

DEVEPTIMR7

HSTPIPIER_CTRL_MODE[3]

HSTPIPIER_ISO_MODE[3]

HSTPIPIER_BLK_MODE[3]

HSTPIPIER_INTRPT_MODE[3]

DEVEPTIMR_CTRL_MODE8

DEVEPTIMR_ISO_MODE8

DEVEPTIMR_BLK_MODE8

DEVEPTIMR_INTRPT_MODE8

DEVEPTIMR8

HSTPIPCFG[4]

HSTPIPCFG_CTRL_BULK_MODE[4]

DEVEPTIMR_CTRL_MODE9

DEVEPTIMR_ISO_MODE9

DEVEPTIMR_BLK_MODE9

DEVEPTIMR_INTRPT_MODE9

DEVEPTIMR9

HSTPIPIDR_CTRL_MODE[3]

HSTPIPIDR_ISO_MODE[3]

HSTPIPIDR_BLK_MODE[3]

HSTPIPIDR_INTRPT_MODE[3]

DEVEPTIER_CTRL_MODE0

DEVEPTIER_ISO_MODE0

DEVEPTIER_BLK_MODE0

DEVEPTIER_INTRPT_MODE0

DEVEPTIER0

DEVEPTIER0_ISOENPT

DEVEPTIER_CTRL_MODE1

DEVEPTIER_ISO_MODE1

DEVEPTIER_BLK_MODE1

DEVEPTIER_INTRPT_MODE1

DEVEPTIER1

HSTPIPISR_CTRL_MODE[4]

HSTPIPISR_ISO_MODE[4]

HSTPIPISR_BLK_MODE[4]

HSTPIPISR_INTRPT_MODE[4]

DEVEPTIER_CTRL_MODE2

DEVEPTIER_ISO_MODE2

DEVEPTIER_BLK_MODE2

DEVEPTIER_INTRPT_MODE2

DEVEPTIER2

HSTPIPINRQ[3]

DEVEPTIER_CTRL_MODE3

DEVEPTIER_ISO_MODE3

DEVEPTIER_BLK_MODE3

DEVEPTIER_INTRPT_MODE3

DEVEPTIER3

DEVFNUM

DEVEPTCFG[0]

DEVEPTIER_CTRL_MODE4

DEVEPTIER_ISO_MODE4

DEVEPTIER_BLK_MODE4

DEVEPTIER_INTRPT_MODE4

DEVEPTIER4

DEVEPTIER_CTRL_MODE5

DEVEPTIER_ISO_MODE5

DEVEPTIER_BLK_MODE5

DEVEPTIER_INTRPT_MODE5

DEVEPTIER5

HSTPIPICR_CTRL_MODE[4]

HSTPIPICR_ISO_MODE[4]

HSTPIPICR_BLK_MODE[4]

HSTPIPICR_INTRPT_MODE[4]

DEVEPTIER_CTRL_MODE6

DEVEPTIER_ISO_MODE6

DEVEPTIER_BLK_MODE6

DEVEPTIER_INTRPT_MODE6

DEVEPTIER6

HSTPIPERR[3]

DEVEPTIER_CTRL_MODE7

DEVEPTIER_ISO_MODE7

DEVEPTIER_BLK_MODE7

DEVEPTIER_INTRPT_MODE7

DEVEPTIER7

DEVEPTIER_CTRL_MODE8

DEVEPTIER_ISO_MODE8

DEVEPTIER_BLK_MODE8

DEVEPTIER_INTRPT_MODE8

DEVEPTIER8

DEVEPTIER_CTRL_MODE9

DEVEPTIER_ISO_MODE9

DEVEPTIER_BLK_MODE9

DEVEPTIER_INTRPT_MODE9

DEVEPTIER9

HSTPIPIFR_CTRL_MODE[4]

HSTPIPIFR_ISO_MODE[4]

HSTPIPIFR_BLK_MODE[4]

HSTPIPIFR_INTRPT_MODE[4]

DEVEPTIDR_CTRL_MODE0

DEVEPTIDR_ISO_MODE0

DEVEPTIDR_BLK_MODE0

DEVEPTIDR_INTRPT_MODE0

DEVEPTIDR0

DEVEPTIDR0_ISOENPT

DEVEPTIDR_CTRL_MODE1

DEVEPTIDR_ISO_MODE1

DEVEPTIDR_BLK_MODE1

DEVEPTIDR_INTRPT_MODE1

DEVEPTIDR1

DEVEPTIDR_CTRL_MODE2

DEVEPTIDR_ISO_MODE2

DEVEPTIDR_BLK_MODE2

DEVEPTIDR_INTRPT_MODE2

DEVEPTIDR2

HSTPIPIMR_CTRL_MODE[4]

HSTPIPIMR_ISO_MODE[4]

HSTPIPIMR_BLK_MODE[4]

HSTPIPIMR_INTRPT_MODE[4]

DEVEPTIDR_CTRL_MODE3

DEVEPTIDR_ISO_MODE3

DEVEPTIDR_BLK_MODE3

DEVEPTIDR_INTRPT_MODE3

DEVEPTIDR3

DEVEPTIDR_CTRL_MODE4

DEVEPTIDR_ISO_MODE4

DEVEPTIDR_BLK_MODE4

DEVEPTIDR_INTRPT_MODE4

DEVEPTIDR4

HSTPIPCFG[5]

HSTPIPCFG_CTRL_BULK_MODE[5]

DEVEPTIDR_CTRL_MODE5

DEVEPTIDR_ISO_MODE5

DEVEPTIDR_BLK_MODE5

DEVEPTIDR_INTRPT_MODE5

DEVEPTIDR5

DEVEPTIDR_CTRL_MODE6

DEVEPTIDR_ISO_MODE6

DEVEPTIDR_BLK_MODE6

DEVEPTIDR_INTRPT_MODE6

DEVEPTIDR6

DEVEPTIDR_CTRL_MODE7

DEVEPTIDR_ISO_MODE7

DEVEPTIDR_BLK_MODE7

DEVEPTIDR_INTRPT_MODE7

DEVEPTIDR7

HSTPIPIER_CTRL_MODE[4]

HSTPIPIER_ISO_MODE[4]

HSTPIPIER_BLK_MODE[4]

HSTPIPIER_INTRPT_MODE[4]

HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMANXTDSC

HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMAADDRESS

HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMACONTROL

HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMASTATUS

DEVEPTIDR_CTRL_MODE8

DEVEPTIDR_ISO_MODE8

DEVEPTIDR_BLK_MODE8

DEVEPTIDR_INTRPT_MODE8

DEVEPTIDR8

DEVEPTIDR_CTRL_MODE9

DEVEPTIDR_ISO_MODE9

DEVEPTIDR_BLK_MODE9

DEVEPTIDR_INTRPT_MODE9

DEVEPTIDR9

HSTPIPISR_CTRL_MODE[5]

HSTPIPISR_ISO_MODE[5]

HSTPIPISR_BLK_MODE[5]

HSTPIPISR_INTRPT_MODE[5]

HSTPIPIDR_CTRL_MODE[4]

HSTPIPIDR_ISO_MODE[4]

HSTPIPIDR_BLK_MODE[4]

HSTPIPIDR_INTRPT_MODE[4]

HSTPIPICR_CTRL_MODE[5]

HSTPIPICR_ISO_MODE[5]

HSTPIPICR_BLK_MODE[5]

HSTPIPICR_INTRPT_MODE[5]

DEVEPTISR_CTRL_MODE[0]

DEVEPTISR_ISO_MODE[0]

DEVEPTISR_BLK_MODE[0]

DEVEPTISR_INTRPT_MODE[0]

HSTPIPINRQ[4]

HSTPIPERR[4]

HSTPIPIFR_CTRL_MODE[5]

HSTPIPIFR_ISO_MODE[5]

HSTPIPIFR_BLK_MODE[5]

HSTPIPIFR_INTRPT_MODE[5]

HSTPIPCFG[6]

HSTPIPCFG_CTRL_BULK_MODE[6]

HSTPIPIMR_CTRL_MODE[5]

HSTPIPIMR_ISO_MODE[5]

HSTPIPIMR_BLK_MODE[5]

HSTPIPIMR_INTRPT_MODE[5]

HSTPIPIER_CTRL_MODE[5]

HSTPIPIER_ISO_MODE[5]

HSTPIPIER_BLK_MODE[5]

HSTPIPIER_INTRPT_MODE[5]

HSTPIPISR_CTRL_MODE[6]

HSTPIPISR_ISO_MODE[6]

HSTPIPISR_BLK_MODE[6]

HSTPIPISR_INTRPT_MODE[6]

HSTPIPIDR_CTRL_MODE[5]

HSTPIPIDR_ISO_MODE[5]

HSTPIPIDR_BLK_MODE[5]

HSTPIPIDR_INTRPT_MODE[5]

HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMANXTDSC

HSTPIPICR_CTRL_MODE[6]

HSTPIPICR_ISO_MODE[6]

HSTPIPICR_BLK_MODE[6]

HSTPIPICR_INTRPT_MODE[6]

HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMAADDRESS

HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMACONTROL

HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMASTATUS

DEVEPTICR_CTRL_MODE[0]

DEVEPTICR_ISO_MODE[0]

DEVEPTICR_BLK_MODE[0]

DEVEPTICR_INTRPT_MODE[0]

HSTPIPINRQ[5]

HSTPIPIFR_CTRL_MODE[6]

HSTPIPIFR_ISO_MODE[6]

HSTPIPIFR_BLK_MODE[6]

HSTPIPIFR_INTRPT_MODE[6]

HSTPIPCFG[7]

HSTPIPCFG_CTRL_BULK_MODE[7]

HSTPIPERR[5]

HSTPIPIMR_CTRL_MODE[6]

HSTPIPIMR_ISO_MODE[6]

HSTPIPIMR_BLK_MODE[6]

HSTPIPIMR_INTRPT_MODE[6]

HSTPIPISR_CTRL_MODE[7]

HSTPIPISR_ISO_MODE[7]

HSTPIPISR_BLK_MODE[7]

HSTPIPISR_INTRPT_MODE[7]

HSTPIPIER_CTRL_MODE[6]

HSTPIPIER_ISO_MODE[6]

HSTPIPIER_BLK_MODE[6]

HSTPIPIER_INTRPT_MODE[6]

DEVEPTCFG[1]

HSTPIPICR_CTRL_MODE[7]

HSTPIPICR_ISO_MODE[7]

HSTPIPICR_BLK_MODE[7]

HSTPIPICR_INTRPT_MODE[7]

DEVDMA[0]-USBHS_DEVDMANXTDSC

DEVDMANXTDSC1

DEVDMA[0]-USBHS_DEVDMAADDRESS

DEVDMAADDRESS1

HSTPIPIDR_CTRL_MODE[6]

HSTPIPIDR_ISO_MODE[6]

HSTPIPIDR_BLK_MODE[6]

HSTPIPIDR_INTRPT_MODE[6]

DEVDMA[0]-USBHS_DEVDMACONTROL

DEVDMACONTROL1

DEVDMA[0]-USBHS_DEVDMASTATUS

DEVDMASTATUS1

DEVEPTIFR_CTRL_MODE[0]

DEVEPTIFR_ISO_MODE[0]

DEVEPTIFR_BLK_MODE[0]

DEVEPTIFR_INTRPT_MODE[0]

DEVDMANXTDSC2

DEVDMAADDRESS2

DEVDMACONTROL2

HSTPIPIFR_CTRL_MODE[7]

HSTPIPIFR_ISO_MODE[7]

HSTPIPIFR_BLK_MODE[7]

HSTPIPIFR_INTRPT_MODE[7]

HSTPIPCFG[8]

HSTPIPCFG_CTRL_BULK_MODE[8]

DEVDMASTATUS2

HSTDMA[6]-USBHS_HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMANXTDSC

HSTDMA[6]-USBHS_HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMAADDRESS

HSTDMA[6]-USBHS_HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMACONTROL

HSTDMA[6]-USBHS_HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMASTATUS

HSTPIPINRQ[6]

DEVDMANXTDSC3

DEVDMAADDRESS3

DEVDMACONTROL3

DEVDMASTATUS3

DEVDMANXTDSC4

HSTPIPIMR_CTRL_MODE[7]

HSTPIPIMR_ISO_MODE[7]

HSTPIPIMR_BLK_MODE[7]

HSTPIPIMR_INTRPT_MODE[7]

DEVDMAADDRESS4

HSTPIPERR[6]

HSTPIPISR_CTRL_MODE[8]

HSTPIPISR_ISO_MODE[8]

HSTPIPISR_BLK_MODE[8]

HSTPIPISR_INTRPT_MODE[8]

DEVDMACONTROL4

DEVDMASTATUS4

DEVDMANXTDSC5

DEVDMAADDRESS5

DEVDMACONTROL5

DEVDMASTATUS5

HSTPIPIER_CTRL_MODE[7]

HSTPIPIER_ISO_MODE[7]

HSTPIPIER_BLK_MODE[7]

HSTPIPIER_INTRPT_MODE[7]

DEVDMANXTDSC6

DEVDMAADDRESS6

HSTPIPICR_CTRL_MODE[8]

HSTPIPICR_ISO_MODE[8]

HSTPIPICR_BLK_MODE[8]

HSTPIPICR_INTRPT_MODE[8]

DEVDMACONTROL6

DEVDMASTATUS6

DEVDMANXTDSC7

DEVDMAADDRESS7

DEVDMACONTROL7

HSTPIPIDR_CTRL_MODE[7]

HSTPIPIDR_ISO_MODE[7]

HSTPIPIDR_BLK_MODE[7]

HSTPIPIDR_INTRPT_MODE[7]

HSTPIPCFG[9]

HSTPIPCFG_CTRL_BULK_MODE[9]

DEVDMASTATUS7

DEVEPTIMR_CTRL_MODE[0]

DEVEPTIMR_ISO_MODE[0]

DEVEPTIMR_BLK_MODE[0]

DEVEPTIMR_INTRPT_MODE[0]

HSTPIPIFR_CTRL_MODE[8]

HSTPIPIFR_ISO_MODE[8]

HSTPIPIFR_BLK_MODE[8]

HSTPIPIFR_INTRPT_MODE[8]

DEVEPTISR_CTRL_MODE[1]

DEVEPTISR_ISO_MODE[1]

DEVEPTISR_BLK_MODE[1]

DEVEPTISR_INTRPT_MODE[1]

HSTPIPINRQ[7]

HSTPIPISR_CTRL_MODE[9]

HSTPIPISR_ISO_MODE[9]

HSTPIPISR_BLK_MODE[9]

HSTPIPISR_INTRPT_MODE[9]

HSTPIPIMR_CTRL_MODE[8]

HSTPIPIMR_ISO_MODE[8]

HSTPIPIMR_BLK_MODE[8]

HSTPIPIMR_INTRPT_MODE[8]

HSTPIPERR[7]

HSTPIPICR_CTRL_MODE[9]

HSTPIPICR_ISO_MODE[9]

HSTPIPICR_BLK_MODE[9]

HSTPIPICR_INTRPT_MODE[9]

HSTPIPIER_CTRL_MODE[8]

HSTPIPIER_ISO_MODE[8]

HSTPIPIER_BLK_MODE[8]

HSTPIPIER_INTRPT_MODE[8]

HSTPIPIDR_CTRL_MODE[8]

HSTPIPIDR_ISO_MODE[8]

HSTPIPIDR_BLK_MODE[8]

HSTPIPIDR_INTRPT_MODE[8]

HSTPIPIFR_CTRL_MODE[9]

HSTPIPIFR_ISO_MODE[9]

HSTPIPIFR_BLK_MODE[9]

HSTPIPIFR_INTRPT_MODE[9]

DEVEPTIER_CTRL_MODE[0]

DEVEPTIER_ISO_MODE[0]

DEVEPTIER_BLK_MODE[0]

DEVEPTIER_INTRPT_MODE[0]

HSTPIPINRQ[8]

HSTPIPIMR_CTRL_MODE[9]

HSTPIPIMR_ISO_MODE[9]

HSTPIPIMR_BLK_MODE[9]

HSTPIPIMR_INTRPT_MODE[9]

DEVISR

DEVDMAADDRESS

HSTDMAADDRESS

HSTCTRL

HSTISR

HSTICR

DEVEPTCFG[2]

HSTIFR

HSTIMR

HSTIDR

HSTIER

HSTPIPERR[8]

HSTPIP

HSTFNUM

HSTPIPIER_CTRL_MODE[9]

HSTPIPIER_ISO_MODE[9]

HSTPIPIER_BLK_MODE[9]

HSTPIPIER_INTRPT_MODE[9]

DEVEPTICR_CTRL_MODE[1]

DEVEPTICR_ISO_MODE[1]

DEVEPTICR_BLK_MODE[1]

DEVEPTICR_INTRPT_MODE[1]

HSTADDR1

HSTADDR2

HSTADDR3

DEVEPTIDR_CTRL_MODE[0]

DEVEPTIDR_ISO_MODE[0]

DEVEPTIDR_BLK_MODE[0]

DEVEPTIDR_INTRPT_MODE[0]

HSTPIPIDR_CTRL_MODE[9]

HSTPIPIDR_ISO_MODE[9]

HSTPIPIDR_BLK_MODE[9]

HSTPIPIDR_INTRPT_MODE[9]

HSTPIPINRQ[9]

HSTPIPERR[9]

DEVEPTIFR_CTRL_MODE[1]

DEVEPTIFR_ISO_MODE[1]

DEVEPTIFR_BLK_MODE[1]

DEVEPTIFR_INTRPT_MODE[1]

DEVEPTISR_CTRL_MODE[2]

DEVEPTISR_ISO_MODE[2]

DEVEPTISR_BLK_MODE[2]

DEVEPTISR_INTRPT_MODE[2]

HSTPIPCFG0

HSTPIPCFG_CTRL_BULK_MODE0

HSTPIPCFG0_HSBOHSCP

HSTPIPCFG1

HSTPIPCFG_CTRL_BULK_MODE1

HSTPIPCFG2

HSTPIPCFG_CTRL_BULK_MODE2

HSTPIPCFG3

HSTPIPCFG_CTRL_BULK_MODE3

HSTPIPCFG4

HSTPIPCFG_CTRL_BULK_MODE4

HSTPIPCFG5

HSTPIPCFG_CTRL_BULK_MODE5

DEVEPTCFG[3]

HSTPIPCFG6

HSTPIPCFG_CTRL_BULK_MODE6

HSTPIPCFG7

HSTPIPCFG_CTRL_BULK_MODE7

HSTPIPCFG8

HSTPIPCFG_CTRL_BULK_MODE8

HSTPIPCFG9

HSTPIPCFG_CTRL_BULK_MODE9

HSTPIPISR_CTRL_MODE0

HSTPIPISR_ISO_MODE0

HSTPIPISR_BLK_MODE0

HSTPIPISR_INTRPT_MODE0

HSTPIPISR0

HSTPIPISR0_INTPIPES

HSTPIPISR0_ISOPIPES

HSTPIPISR_CTRL_MODE1

HSTPIPISR_ISO_MODE1

HSTPIPISR_BLK_MODE1

HSTPIPISR_INTRPT_MODE1

HSTPIPISR1

HSTPIPISR_CTRL_MODE2

HSTPIPISR_ISO_MODE2

HSTPIPISR_BLK_MODE2

HSTPIPISR_INTRPT_MODE2

HSTPIPISR2

HSTPIPISR_CTRL_MODE3

HSTPIPISR_ISO_MODE3

HSTPIPISR_BLK_MODE3

HSTPIPISR_INTRPT_MODE3

HSTPIPISR3

HSTPIPISR_CTRL_MODE4

HSTPIPISR_ISO_MODE4

HSTPIPISR_BLK_MODE4

HSTPIPISR_INTRPT_MODE4

HSTPIPISR4

DEVEPTIMR_CTRL_MODE[1]

DEVEPTIMR_ISO_MODE[1]

DEVEPTIMR_BLK_MODE[1]

DEVEPTIMR_INTRPT_MODE[1]

HSTPIPISR_CTRL_MODE5

HSTPIPISR_ISO_MODE5

HSTPIPISR_BLK_MODE5

HSTPIPISR_INTRPT_MODE5

HSTPIPISR5

HSTPIPISR_CTRL_MODE6

HSTPIPISR_ISO_MODE6

HSTPIPISR_BLK_MODE6

HSTPIPISR_INTRPT_MODE6

HSTPIPISR6

HSTPIPISR_CTRL_MODE7

HSTPIPISR_ISO_MODE7

HSTPIPISR_BLK_MODE7

HSTPIPISR_INTRPT_MODE7

HSTPIPISR7

HSTPIPISR_CTRL_MODE8

HSTPIPISR_ISO_MODE8

HSTPIPISR_BLK_MODE8

HSTPIPISR_INTRPT_MODE8

HSTPIPISR8

HSTPIPISR_CTRL_MODE9

HSTPIPISR_ISO_MODE9

HSTPIPISR_BLK_MODE9

HSTPIPISR_INTRPT_MODE9

HSTPIPISR9

HSTPIPICR_CTRL_MODE0

HSTPIPICR_ISO_MODE0

HSTPIPICR_BLK_MODE0

HSTPIPICR_INTRPT_MODE0

HSTPIPICR0

HSTPIPICR0_INTPIPES

HSTPIPICR0_ISOPIPES

HSTPIPICR_CTRL_MODE1

HSTPIPICR_ISO_MODE1

HSTPIPICR_BLK_MODE1

HSTPIPICR_INTRPT_MODE1

HSTPIPICR1

HSTPIPICR_CTRL_MODE2

HSTPIPICR_ISO_MODE2

HSTPIPICR_BLK_MODE2

HSTPIPICR_INTRPT_MODE2

HSTPIPICR2

HSTPIPICR_CTRL_MODE3

HSTPIPICR_ISO_MODE3

HSTPIPICR_BLK_MODE3

HSTPIPICR_INTRPT_MODE3

HSTPIPICR3

HSTPIPICR_CTRL_MODE4

HSTPIPICR_ISO_MODE4

HSTPIPICR_BLK_MODE4

HSTPIPICR_INTRPT_MODE4

HSTPIPICR4

HSTPIPICR_CTRL_MODE5

HSTPIPICR_ISO_MODE5

HSTPIPICR_BLK_MODE5

HSTPIPICR_INTRPT_MODE5

HSTPIPICR5

HSTPIPICR_CTRL_MODE6

HSTPIPICR_ISO_MODE6

HSTPIPICR_BLK_MODE6

HSTPIPICR_INTRPT_MODE6

HSTPIPICR6

HSTPIPICR_CTRL_MODE7

HSTPIPICR_ISO_MODE7

HSTPIPICR_BLK_MODE7

HSTPIPICR_INTRPT_MODE7

HSTPIPICR7

HSTPIPICR_CTRL_MODE8

HSTPIPICR_ISO_MODE8

HSTPIPICR_BLK_MODE8

HSTPIPICR_INTRPT_MODE8

HSTPIPICR8

HSTPIPICR_CTRL_MODE9

HSTPIPICR_ISO_MODE9

HSTPIPICR_BLK_MODE9

HSTPIPICR_INTRPT_MODE9

HSTPIPICR9

DEVEPTICR_CTRL_MODE[2]

DEVEPTICR_ISO_MODE[2]

DEVEPTICR_BLK_MODE[2]

DEVEPTICR_INTRPT_MODE[2]

HSTPIPIFR_CTRL_MODE0

HSTPIPIFR_ISO_MODE0

HSTPIPIFR_BLK_MODE0

HSTPIPIFR_INTRPT_MODE0

HSTPIPIFR0

HSTPIPIFR0_INTPIPES

HSTPIPIFR0_ISOPIPES

HSTPIPIFR_CTRL_MODE1

HSTPIPIFR_ISO_MODE1

HSTPIPIFR_BLK_MODE1

HSTPIPIFR_INTRPT_MODE1

HSTPIPIFR1

HSTPIPIFR_CTRL_MODE2

HSTPIPIFR_ISO_MODE2

HSTPIPIFR_BLK_MODE2

HSTPIPIFR_INTRPT_MODE2

HSTPIPIFR2

HSTPIPIFR_CTRL_MODE3

HSTPIPIFR_ISO_MODE3

HSTPIPIFR_BLK_MODE3

HSTPIPIFR_INTRPT_MODE3

HSTPIPIFR3

HSTPIPIFR_CTRL_MODE4

HSTPIPIFR_ISO_MODE4

HSTPIPIFR_BLK_MODE4

HSTPIPIFR_INTRPT_MODE4

HSTPIPIFR4

HSTPIPIFR_CTRL_MODE5

HSTPIPIFR_ISO_MODE5

HSTPIPIFR_BLK_MODE5

HSTPIPIFR_INTRPT_MODE5

HSTPIPIFR5

HSTPIPIFR_CTRL_MODE6

HSTPIPIFR_ISO_MODE6

HSTPIPIFR_BLK_MODE6

HSTPIPIFR_INTRPT_MODE6

HSTPIPIFR6

HSTPIPIFR_CTRL_MODE7

HSTPIPIFR_ISO_MODE7

HSTPIPIFR_BLK_MODE7

HSTPIPIFR_INTRPT_MODE7

HSTPIPIFR7

HSTPIPIFR_CTRL_MODE8

HSTPIPIFR_ISO_MODE8

HSTPIPIFR_BLK_MODE8

HSTPIPIFR_INTRPT_MODE8

HSTPIPIFR8

HSTPIPIFR_CTRL_MODE9

HSTPIPIFR_ISO_MODE9

HSTPIPIFR_BLK_MODE9

HSTPIPIFR_INTRPT_MODE9

HSTPIPIFR9

HSTPIPIMR_CTRL_MODE0

HSTPIPIMR_ISO_MODE0

HSTPIPIMR_BLK_MODE0

HSTPIPIMR_INTRPT_MODE0

HSTPIPIMR0

HSTPIPIMR0_INTPIPES

HSTPIPIMR0_ISOPIPES

HSTPIPIMR_CTRL_MODE1

HSTPIPIMR_ISO_MODE1

HSTPIPIMR_BLK_MODE1

HSTPIPIMR_INTRPT_MODE1

HSTPIPIMR1

HSTPIPIMR_CTRL_MODE2

HSTPIPIMR_ISO_MODE2

HSTPIPIMR_BLK_MODE2

HSTPIPIMR_INTRPT_MODE2

HSTPIPIMR2

HSTPIPIMR_CTRL_MODE3

HSTPIPIMR_ISO_MODE3

HSTPIPIMR_BLK_MODE3

HSTPIPIMR_INTRPT_MODE3

HSTPIPIMR3

HSTPIPIMR_CTRL_MODE4

HSTPIPIMR_ISO_MODE4

HSTPIPIMR_BLK_MODE4

HSTPIPIMR_INTRPT_MODE4

HSTPIPIMR4

DEVEPTIER_CTRL_MODE[1]

DEVEPTIER_ISO_MODE[1]

DEVEPTIER_BLK_MODE[1]

DEVEPTIER_INTRPT_MODE[1]

HSTPIPIMR_CTRL_MODE5

HSTPIPIMR_ISO_MODE5

HSTPIPIMR_BLK_MODE5

HSTPIPIMR_INTRPT_MODE5

HSTPIPIMR5

HSTPIPIMR_CTRL_MODE6

HSTPIPIMR_ISO_MODE6

HSTPIPIMR_BLK_MODE6

HSTPIPIMR_INTRPT_MODE6

HSTPIPIMR6

HSTPIPIMR_CTRL_MODE7

HSTPIPIMR_ISO_MODE7

HSTPIPIMR_BLK_MODE7

HSTPIPIMR_INTRPT_MODE7

HSTPIPIMR7

HSTPIPIMR_CTRL_MODE8

HSTPIPIMR_ISO_MODE8

HSTPIPIMR_BLK_MODE8

HSTPIPIMR_INTRPT_MODE8

HSTPIPIMR8

HSTPIPIMR_CTRL_MODE9

HSTPIPIMR_ISO_MODE9

HSTPIPIMR_BLK_MODE9

HSTPIPIMR_INTRPT_MODE9

HSTPIPIMR9

HSTPIPIER_CTRL_MODE0

HSTPIPIER_ISO_MODE0

HSTPIPIER_BLK_MODE0

HSTPIPIER_INTRPT_MODE0

HSTPIPIER0

HSTPIPIER0_INTPIPES

HSTPIPIER0_ISOPIPES

HSTPIPIER_CTRL_MODE1

HSTPIPIER_ISO_MODE1

HSTPIPIER_BLK_MODE1

HSTPIPIER_INTRPT_MODE1

HSTPIPIER1

HSTPIPIER_CTRL_MODE2

HSTPIPIER_ISO_MODE2

HSTPIPIER_BLK_MODE2

HSTPIPIER_INTRPT_MODE2

HSTPIPIER2

HSTPIPIER_CTRL_MODE3

HSTPIPIER_ISO_MODE3

HSTPIPIER_BLK_MODE3

HSTPIPIER_INTRPT_MODE3

HSTPIPIER3

HSTPIPIER_CTRL_MODE4

HSTPIPIER_ISO_MODE4

HSTPIPIER_BLK_MODE4

HSTPIPIER_INTRPT_MODE4

HSTPIPIER4

HSTPIPIER_CTRL_MODE5

HSTPIPIER_ISO_MODE5

HSTPIPIER_BLK_MODE5

HSTPIPIER_INTRPT_MODE5

HSTPIPIER5

DEVEPTISR_CTRL_MODE[3]

DEVEPTISR_ISO_MODE[3]

DEVEPTISR_BLK_MODE[3]

DEVEPTISR_INTRPT_MODE[3]

HSTPIPIER_CTRL_MODE6

HSTPIPIER_ISO_MODE6

HSTPIPIER_BLK_MODE6

HSTPIPIER_INTRPT_MODE6

HSTPIPIER6

HSTPIPIER_CTRL_MODE7

HSTPIPIER_ISO_MODE7

HSTPIPIER_BLK_MODE7

HSTPIPIER_INTRPT_MODE7

HSTPIPIER7

HSTPIPIER_CTRL_MODE8

HSTPIPIER_ISO_MODE8

HSTPIPIER_BLK_MODE8

HSTPIPIER_INTRPT_MODE8

HSTPIPIER8

HSTPIPIER_CTRL_MODE9

HSTPIPIER_ISO_MODE9

HSTPIPIER_BLK_MODE9

HSTPIPIER_INTRPT_MODE9

HSTPIPIER9

HSTPIPIDR_CTRL_MODE0

HSTPIPIDR_ISO_MODE0

HSTPIPIDR_BLK_MODE0

HSTPIPIDR_INTRPT_MODE0

HSTPIPIDR0

HSTPIPIDR0_INTPIPES

HSTPIPIDR0_ISOPIPES

HSTPIPIDR_CTRL_MODE1

HSTPIPIDR_ISO_MODE1

HSTPIPIDR_BLK_MODE1

HSTPIPIDR_INTRPT_MODE1

HSTPIPIDR1

DEVEPTCFG[4]

HSTPIPIDR_CTRL_MODE2

HSTPIPIDR_ISO_MODE2

HSTPIPIDR_BLK_MODE2

HSTPIPIDR_INTRPT_MODE2

HSTPIPIDR2

HSTPIPIDR_CTRL_MODE3

HSTPIPIDR_ISO_MODE3

HSTPIPIDR_BLK_MODE3

HSTPIPIDR_INTRPT_MODE3

HSTPIPIDR3

DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMANXTDSC

HSTPIPIDR_CTRL_MODE4

HSTPIPIDR_ISO_MODE4

HSTPIPIDR_BLK_MODE4

HSTPIPIDR_INTRPT_MODE4

HSTPIPIDR4

DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMAADDRESS

HSTPIPIDR_CTRL_MODE5

HSTPIPIDR_ISO_MODE5

HSTPIPIDR_BLK_MODE5

HSTPIPIDR_INTRPT_MODE5

HSTPIPIDR5

DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMACONTROL

HSTPIPIDR_CTRL_MODE6

HSTPIPIDR_ISO_MODE6

HSTPIPIDR_BLK_MODE6

HSTPIPIDR_INTRPT_MODE6

HSTPIPIDR6

DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMASTATUS

HSTPIPIDR_CTRL_MODE7

HSTPIPIDR_ISO_MODE7

HSTPIPIDR_BLK_MODE7

HSTPIPIDR_INTRPT_MODE7

HSTPIPIDR7

HSTPIPIDR_CTRL_MODE8

HSTPIPIDR_ISO_MODE8

HSTPIPIDR_BLK_MODE8

HSTPIPIDR_INTRPT_MODE8

HSTPIPIDR8

HSTPIPIDR_CTRL_MODE9

HSTPIPIDR_ISO_MODE9

HSTPIPIDR_BLK_MODE9

HSTPIPIDR_INTRPT_MODE9

HSTPIPIDR9

DEVEPTIFR_CTRL_MODE[2]

DEVEPTIFR_ISO_MODE[2]

DEVEPTIFR_BLK_MODE[2]

DEVEPTIFR_INTRPT_MODE[2]

HSTPIPINRQ0

HSTPIPINRQ1

HSTPIPINRQ2

HSTPIPINRQ3

HSTPIPINRQ4

DEVEPTIDR_CTRL_MODE[1]

DEVEPTIDR_ISO_MODE[1]

DEVEPTIDR_BLK_MODE[1]

DEVEPTIDR_INTRPT_MODE[1]

HSTPIPINRQ5

HSTPIPINRQ6

HSTPIPINRQ7

HSTPIPINRQ8

HSTPIPINRQ9

HSTPIPERR0

HSTPIPERR1

HSTPIPERR2

HSTPIPERR3

HSTPIPERR4

HSTPIPERR5

HSTPIPERR6

HSTPIPERR7

HSTPIPERR8

HSTPIPERR9

DEVEPTICR_CTRL_MODE[3]

DEVEPTICR_ISO_MODE[3]

DEVEPTICR_BLK_MODE[3]

DEVEPTICR_INTRPT_MODE[3]

DEVEPTIMR_CTRL_MODE[2]

DEVEPTIMR_ISO_MODE[2]

DEVEPTIMR_BLK_MODE[2]

DEVEPTIMR_INTRPT_MODE[2]

HSTDMA[0]-USBHS_HSTDMANXTDSC

HSTDMANXTDSC1

HSTDMA[0]-USBHS_HSTDMAADDRESS

HSTDMAADDRESS1

HSTDMA[0]-USBHS_HSTDMACONTROL

HSTDMACONTROL1

HSTDMA[0]-USBHS_HSTDMASTATUS

HSTDMASTATUS1

HSTDMANXTDSC2

HSTDMAADDRESS2

HSTDMACONTROL2

HSTDMASTATUS2

HSTDMANXTDSC3

HSTDMAADDRESS3

HSTDMACONTROL3

DEVEPTCFG[5]

HSTDMASTATUS3

HSTDMANXTDSC4

HSTDMAADDRESS4

DEVEPTISR_CTRL_MODE[4]

DEVEPTISR_ISO_MODE[4]

DEVEPTISR_BLK_MODE[4]

DEVEPTISR_INTRPT_MODE[4]

HSTDMACONTROL4

HSTDMASTATUS4

HSTDMANXTDSC5

HSTDMAADDRESS5

HSTDMACONTROL5

HSTDMASTATUS5

HSTDMANXTDSC6

HSTDMAADDRESS6

HSTDMACONTROL6

HSTDMASTATUS6

HSTDMANXTDSC7

HSTDMAADDRESS7

HSTDMACONTROL7

HSTDMASTATUS7

DEVEPTIER_CTRL_MODE[2]

DEVEPTIER_ISO_MODE[2]

DEVEPTIER_BLK_MODE[2]

DEVEPTIER_INTRPT_MODE[2]

DEVEPTIFR_CTRL_MODE[3]

DEVEPTIFR_ISO_MODE[3]

DEVEPTIFR_BLK_MODE[3]

DEVEPTIFR_INTRPT_MODE[3]

DEVICR

DEVDMACONTROL

HSTDMACONTROL

CTRL

SR

SCR

SFR

TSTA1

TSTA2

VERSION

FSM

DEVEPTCFG[6]

DEVEPTICR_CTRL_MODE[4]

DEVEPTICR_ISO_MODE[4]

DEVEPTICR_BLK_MODE[4]

DEVEPTICR_INTRPT_MODE[4]

DEVEPTISR_CTRL_MODE[5]

DEVEPTISR_ISO_MODE[5]

DEVEPTISR_BLK_MODE[5]

DEVEPTISR_INTRPT_MODE[5]

DEVEPTIDR_CTRL_MODE[2]

DEVEPTIDR_ISO_MODE[2]

DEVEPTIDR_BLK_MODE[2]

DEVEPTIDR_INTRPT_MODE[2]

DEVEPTIMR_CTRL_MODE[3]

DEVEPTIMR_ISO_MODE[3]

DEVEPTIMR_BLK_MODE[3]

DEVEPTIMR_INTRPT_MODE[3]

DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMANXTDSC

DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMAADDRESS

DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMACONTROL

DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMASTATUS

DEVEPTCFG[7]

DEVEPTIFR_CTRL_MODE[4]

DEVEPTIFR_ISO_MODE[4]

DEVEPTIFR_BLK_MODE[4]

DEVEPTIFR_INTRPT_MODE[4]

DEVEPTIER_CTRL_MODE[3]

DEVEPTIER_ISO_MODE[3]

DEVEPTIER_BLK_MODE[3]

DEVEPTIER_INTRPT_MODE[3]

DEVEPTISR_CTRL_MODE[6]

DEVEPTISR_ISO_MODE[6]

DEVEPTISR_BLK_MODE[6]

DEVEPTISR_INTRPT_MODE[6]

DEVEPTICR_CTRL_MODE[5]

DEVEPTICR_ISO_MODE[5]

DEVEPTICR_BLK_MODE[5]

DEVEPTICR_INTRPT_MODE[5]

HSTPIPCFG[0]

HSTPIPCFG_CTRL_BULK_MODE[0]

HSTPIPISR_CTRL_MODE[0]

HSTPIPISR_ISO_MODE[0]

HSTPIPISR_BLK_MODE[0]

HSTPIPISR_INTRPT_MODE[0]

DEVEPTCFG[8]

DEVEPTIMR_CTRL_MODE[4]

DEVEPTIMR_ISO_MODE[4]

DEVEPTIMR_BLK_MODE[4]

DEVEPTIMR_INTRPT_MODE[4]

DEVEPTIDR_CTRL_MODE[3]

DEVEPTIDR_ISO_MODE[3]

DEVEPTIDR_BLK_MODE[3]

DEVEPTIDR_INTRPT_MODE[3]

HSTPIPICR_CTRL_MODE[0]

HSTPIPICR_ISO_MODE[0]

HSTPIPICR_BLK_MODE[0]

HSTPIPICR_INTRPT_MODE[0]

DEVEPTISR_CTRL_MODE[7]

DEVEPTISR_ISO_MODE[7]

DEVEPTISR_BLK_MODE[7]

DEVEPTISR_INTRPT_MODE[7]

HSTPIPIFR_CTRL_MODE[0]

HSTPIPIFR_ISO_MODE[0]

HSTPIPIFR_BLK_MODE[0]

HSTPIPIFR_INTRPT_MODE[0]

DEVEPTIFR_CTRL_MODE[5]

DEVEPTIFR_ISO_MODE[5]

DEVEPTIFR_BLK_MODE[5]

DEVEPTIFR_INTRPT_MODE[5]

DEVEPTICR_CTRL_MODE[6]

DEVEPTICR_ISO_MODE[6]

DEVEPTICR_BLK_MODE[6]

DEVEPTICR_INTRPT_MODE[6]

HSTPIPIMR_CTRL_MODE[0]

HSTPIPIMR_ISO_MODE[0]

HSTPIPIMR_BLK_MODE[0]

HSTPIPIMR_INTRPT_MODE[0]

DEVEPTCFG[9]

DEVEPTIER_CTRL_MODE[4]

DEVEPTIER_ISO_MODE[4]

DEVEPTIER_BLK_MODE[4]

DEVEPTIER_INTRPT_MODE[4]

HSTPIPIER_CTRL_MODE[0]

HSTPIPIER_ISO_MODE[0]

HSTPIPIER_BLK_MODE[0]

HSTPIPIER_INTRPT_MODE[0]

DEVIFR

DEVDMASTATUS

HSTDMASTATUS

HSTPIPIDR_CTRL_MODE[0]

HSTPIPIDR_ISO_MODE[0]

HSTPIPIDR_BLK_MODE[0]

HSTPIPIDR_INTRPT_MODE[0]

DEVEPTISR_CTRL_MODE[8]

DEVEPTISR_ISO_MODE[8]

DEVEPTISR_BLK_MODE[8]

DEVEPTISR_INTRPT_MODE[8]

DEVEPTIMR_CTRL_MODE[5]

DEVEPTIMR_ISO_MODE[5]

DEVEPTIMR_BLK_MODE[5]

DEVEPTIMR_INTRPT_MODE[5]

DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMANXTDSC

HSTPIPINRQ[0]

DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMAADDRESS

DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMACONTROL

DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMASTATUS

DEVEPTICR_CTRL_MODE[7]

DEVEPTICR_ISO_MODE[7]

DEVEPTICR_BLK_MODE[7]

DEVEPTICR_INTRPT_MODE[7]

DEVEPTIFR_CTRL_MODE[6]

DEVEPTIFR_ISO_MODE[6]

DEVEPTIFR_BLK_MODE[6]

DEVEPTIFR_INTRPT_MODE[6]

DEVEPTIDR_CTRL_MODE[4]

DEVEPTIDR_ISO_MODE[4]

DEVEPTIDR_BLK_MODE[4]

DEVEPTIDR_INTRPT_MODE[4]

HSTPIPERR[0]

DEVEPTISR_CTRL_MODE[9]

DEVEPTISR_ISO_MODE[9]

DEVEPTISR_BLK_MODE[9]

DEVEPTISR_INTRPT_MODE[9]

DEVEPTIER_CTRL_MODE[5]

DEVEPTIER_ISO_MODE[5]

DEVEPTIER_BLK_MODE[5]

DEVEPTIER_INTRPT_MODE[5]

HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMANXTDSC

HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMAADDRESS

HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMACONTROL

HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMASTATUS

DEVEPTICR_CTRL_MODE[8]

DEVEPTICR_ISO_MODE[8]

DEVEPTICR_BLK_MODE[8]

DEVEPTICR_INTRPT_MODE[8]

DEVEPTIMR_CTRL_MODE[6]

DEVEPTIMR_ISO_MODE[6]

DEVEPTIMR_BLK_MODE[6]

DEVEPTIMR_INTRPT_MODE[6]

DEVEPTIFR_CTRL_MODE[7]

DEVEPTIFR_ISO_MODE[7]

DEVEPTIFR_BLK_MODE[7]

DEVEPTIFR_INTRPT_MODE[7]

HSTPIPCFG[1]

HSTPIPCFG_CTRL_BULK_MODE[1]

DEVEPTIDR_CTRL_MODE[5]

DEVEPTIDR_ISO_MODE[5]

DEVEPTIDR_BLK_MODE[5]

DEVEPTIDR_INTRPT_MODE[5]

HSTPIPISR_CTRL_MODE[1]

HSTPIPISR_ISO_MODE[1]

HSTPIPISR_BLK_MODE[1]

HSTPIPISR_INTRPT_MODE[1]

DEVEPTICR_CTRL_MODE[9]

DEVEPTICR_ISO_MODE[9]

DEVEPTICR_BLK_MODE[9]

DEVEPTICR_INTRPT_MODE[9]

DEVEPTIER_CTRL_MODE[6]

DEVEPTIER_ISO_MODE[6]

DEVEPTIER_BLK_MODE[6]

DEVEPTIER_INTRPT_MODE[6]

DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMANXTDSC

DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMAADDRESS

DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMACONTROL

DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMASTATUS


DEVCTRL

Device General Control Register
address_offset : 0x0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVCTRL DEVCTRL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 UADD ADDEN DETACH RMWKUP SPDCONF LS TSTJ TSTK TSTPCKT OPMODE2

UADD : USB Address
bits : 0 - 6 (7 bit)

ADDEN : Address Enable
bits : 7 - 7 (1 bit)

DETACH : Detach
bits : 8 - 8 (1 bit)

RMWKUP : Remote Wake-Up
bits : 9 - 9 (1 bit)

SPDCONF : Mode Configuration
bits : 10 - 11 (2 bit)

Enumeration: SPDCONFSelect

0x0 : NORMAL

The peripheral starts in Full-speed mode and performs a high-speed reset to switch to High-speed mode if the host is high-speed-capable.

0x1 : LOW_POWER

For a better consumption, if high speed is not needed.

0x2 : HIGH_SPEED

Forced high speed.

0x3 : FORCED_FS

The peripheral remains in Full-speed mode whatever the host speed capability.

End of enumeration elements list.

LS : Low-Speed Mode Force
bits : 12 - 12 (1 bit)

TSTJ : Test mode J
bits : 13 - 13 (1 bit)

TSTK : Test mode K
bits : 14 - 14 (1 bit)

TSTPCKT : Test packet mode
bits : 15 - 15 (1 bit)

OPMODE2 : Specific Operational mode
bits : 16 - 16 (1 bit)


DEVDMANXTDSC

Device DMA Channel Next Descriptor Address Register
address_offset : 0x0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMANXTDSC DEVDMANXTDSC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)


HSTDMANXTDSC

Host DMA Channel Next Descriptor Address Register
address_offset : 0x0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMANXTDSC HSTDMANXTDSC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)


DEVIMR

Device Global Interrupt Mask Register
address_offset : 0x10 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVIMR DEVIMR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SUSPE MSOFE SOFE EORSTE WAKEUPE EORSME UPRSME PEP_0 PEP_1 PEP_2 PEP_3 PEP_4 PEP_5 PEP_6 PEP_7 PEP_8 PEP_9 DMA_1 DMA_2 DMA_3 DMA_4 DMA_5 DMA_6 DMA_7

SUSPE : Suspend Interrupt Mask
bits : 0 - 0 (1 bit)

MSOFE : Micro Start of Frame Interrupt Mask
bits : 1 - 1 (1 bit)

SOFE : Start of Frame Interrupt Mask
bits : 2 - 2 (1 bit)

EORSTE : End of Reset Interrupt Mask
bits : 3 - 3 (1 bit)

WAKEUPE : Wake-Up Interrupt Mask
bits : 4 - 4 (1 bit)

EORSME : End of Resume Interrupt Mask
bits : 5 - 5 (1 bit)

UPRSME : Upstream Resume Interrupt Mask
bits : 6 - 6 (1 bit)

PEP_0 : Endpoint 0 Interrupt Mask
bits : 12 - 12 (1 bit)

PEP_1 : Endpoint 1 Interrupt Mask
bits : 13 - 13 (1 bit)

PEP_2 : Endpoint 2 Interrupt Mask
bits : 14 - 14 (1 bit)

PEP_3 : Endpoint 3 Interrupt Mask
bits : 15 - 15 (1 bit)

PEP_4 : Endpoint 4 Interrupt Mask
bits : 16 - 16 (1 bit)

PEP_5 : Endpoint 5 Interrupt Mask
bits : 17 - 17 (1 bit)

PEP_6 : Endpoint 6 Interrupt Mask
bits : 18 - 18 (1 bit)

PEP_7 : Endpoint 7 Interrupt Mask
bits : 19 - 19 (1 bit)

PEP_8 : Endpoint 8 Interrupt Mask
bits : 20 - 20 (1 bit)

PEP_9 : Endpoint 9 Interrupt Mask
bits : 21 - 21 (1 bit)

DMA_1 : DMA Channel 1 Interrupt Mask
bits : 25 - 25 (1 bit)

DMA_2 : DMA Channel 2 Interrupt Mask
bits : 26 - 26 (1 bit)

DMA_3 : DMA Channel 3 Interrupt Mask
bits : 27 - 27 (1 bit)

DMA_4 : DMA Channel 4 Interrupt Mask
bits : 28 - 28 (1 bit)

DMA_5 : DMA Channel 5 Interrupt Mask
bits : 29 - 29 (1 bit)

DMA_6 : DMA Channel 6 Interrupt Mask
bits : 30 - 30 (1 bit)

DMA_7 : DMA Channel 7 Interrupt Mask
bits : 31 - 31 (1 bit)


DEVEPTCFG0

Device Endpoint Configuration Register
address_offset : 0x100 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVEPTCFG0 DEVEPTCFG0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC EPBK EPSIZE EPDIR AUTOSW EPTYPE NBTRANS

ALLOC : Endpoint Memory Allocate
bits : 1 - 1 (1 bit)

EPBK : Endpoint Banks
bits : 2 - 3 (2 bit)

Enumeration: EPBKSelect

0x0 : 1_BANK

Single-bank endpoint

0x1 : 2_BANK

Double-bank endpoint

0x2 : 3_BANK

Triple-bank endpoint

End of enumeration elements list.

EPSIZE : Endpoint Size
bits : 4 - 6 (3 bit)

Enumeration: EPSIZESelect

0x0 : 8_BYTE

8 bytes

0x1 : 16_BYTE

16 bytes

0x2 : 32_BYTE

32 bytes

0x3 : 64_BYTE

64 bytes

0x4 : 128_BYTE

128 bytes

0x5 : 256_BYTE

256 bytes

0x6 : 512_BYTE

512 bytes

0x7 : 1024_BYTE

1024 bytes

End of enumeration elements list.

EPDIR : Endpoint Direction
bits : 8 - 8 (1 bit)

Enumeration: EPDIRSelect

0 : OUT

The endpoint direction is OUT.

1 : IN

The endpoint direction is IN (nor for control endpoints).

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 9 - 9 (1 bit)

EPTYPE : Endpoint Type
bits : 11 - 12 (2 bit)

Enumeration: EPTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

NBTRANS : Number of transactions per microframe for isochronous endpoint
bits : 13 - 14 (2 bit)

Enumeration: NBTRANSSelect

0x0 : _0_TRANS

Reserved to endpoint that does not have the high-bandwidth isochronous capability.

0x1 : _1_TRANS

Default value: one transaction per microframe.

0x2 : _2_TRANS

Two transactions per microframe. This endpoint should be configured as double-bank.

0x3 : _3_TRANS

Three transactions per microframe. This endpoint should be configured as triple-bank.

End of enumeration elements list.


HSTPIPICR_CTRL_MODE[1]

Host Pipe Clear Register
address_offset : 0x1024 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPICR_CTRL_MODE[1] HSTPIPICR_CTRL_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_ISO_MODE[1]

Host Pipe Clear Register
address_offset : 0x1024 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_ISO_MODE[1] HSTPIPICR_ISO_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC CRCERRIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_BLK_MODE[1]

Host Pipe Clear Register
address_offset : 0x1024 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_BLK_MODE[1] HSTPIPICR_BLK_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_INTRPT_MODE[1]

Host Pipe Clear Register
address_offset : 0x1024 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_INTRPT_MODE[1] HSTPIPICR_INTRPT_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTIFR_CTRL_MODE[8]

Device Endpoint Interrupt Set Register
address_offset : 0x1030 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIFR_CTRL_MODE[8] DEVEPTIFR_CTRL_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_ISO_MODE[8]

Device Endpoint Interrupt Set Register
address_offset : 0x1030 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_ISO_MODE[8] DEVEPTIFR_ISO_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS UNDERFIS HBISOINERRIS HBISOFLUSHIS OVERFIS CRCERRIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

HBISOINERRIS : High Bandwidth Isochronous IN Underflow Error Interrupt Set
bits : 3 - 3 (1 bit)

HBISOFLUSHIS : High Bandwidth Isochronous IN Flush Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_BLK_MODE[8]

Device Endpoint Interrupt Set Register
address_offset : 0x1030 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_BLK_MODE[8] DEVEPTIFR_BLK_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_INTRPT_MODE[8]

Device Endpoint Interrupt Set Register
address_offset : 0x1030 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_INTRPT_MODE[8] DEVEPTIFR_INTRPT_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIMR_CTRL_MODE[7]

Device Endpoint Interrupt Mask Register
address_offset : 0x1030 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIMR_CTRL_MODE[7] DEVEPTIMR_CTRL_MODE[7] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_ISO_MODE[7]

Device Endpoint Interrupt Mask Register
address_offset : 0x1030 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_ISO_MODE[7] DEVEPTIMR_ISO_MODE[7] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE UNDERFE HBISOINERRE HBISOFLUSHE OVERFE CRCERRE SHORTPACKETE MDATAE DATAXE ERRORTRANSE NBUSYBKE KILLBK FIFOCON EPDISHDMA RSTDT

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFE : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRE : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHE : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

MDATAE : MData Interrupt
bits : 8 - 8 (1 bit)

DATAXE : DataX Interrupt
bits : 9 - 9 (1 bit)

ERRORTRANSE : Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVEPTIMR_BLK_MODE[7]

Device Endpoint Interrupt Mask Register
address_offset : 0x1030 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_BLK_MODE[7] DEVEPTIMR_BLK_MODE[7] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_INTRPT_MODE[7]

Device Endpoint Interrupt Mask Register
address_offset : 0x1030 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_INTRPT_MODE[7] DEVEPTIMR_INTRPT_MODE[7] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTCFG1

Device Endpoint Configuration Register
address_offset : 0x104 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVEPTCFG1 DEVEPTCFG1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC EPBK EPSIZE EPDIR AUTOSW EPTYPE NBTRANS

ALLOC : Endpoint Memory Allocate
bits : 1 - 1 (1 bit)

EPBK : Endpoint Banks
bits : 2 - 3 (2 bit)

Enumeration: EPBKSelect

0x0 : 1_BANK

Single-bank endpoint

0x1 : 2_BANK

Double-bank endpoint

0x2 : 3_BANK

Triple-bank endpoint

End of enumeration elements list.

EPSIZE : Endpoint Size
bits : 4 - 6 (3 bit)

Enumeration: EPSIZESelect

0x0 : 8_BYTE

8 bytes

0x1 : 16_BYTE

16 bytes

0x2 : 32_BYTE

32 bytes

0x3 : 64_BYTE

64 bytes

0x4 : 128_BYTE

128 bytes

0x5 : 256_BYTE

256 bytes

0x6 : 512_BYTE

512 bytes

0x7 : 1024_BYTE

1024 bytes

End of enumeration elements list.

EPDIR : Endpoint Direction
bits : 8 - 8 (1 bit)

Enumeration: EPDIRSelect

0 : OUT

The endpoint direction is OUT.

1 : IN

The endpoint direction is IN (nor for control endpoints).

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 9 - 9 (1 bit)

EPTYPE : Endpoint Type
bits : 11 - 12 (2 bit)

Enumeration: EPTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

NBTRANS : Number of transactions per microframe for isochronous endpoint
bits : 13 - 14 (2 bit)

Enumeration: NBTRANSSelect

0x0 : _0_TRANS

Reserved to endpoint that does not have the high-bandwidth isochronous capability.

0x1 : _1_TRANS

Default value: one transaction per microframe.

0x2 : _2_TRANS

Two transactions per microframe. This endpoint should be configured as double-bank.

0x3 : _3_TRANS

Three transactions per microframe. This endpoint should be configured as triple-bank.

End of enumeration elements list.


DEVEPTCFG2

Device Endpoint Configuration Register
address_offset : 0x108 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVEPTCFG2 DEVEPTCFG2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC EPBK EPSIZE EPDIR AUTOSW EPTYPE NBTRANS

ALLOC : Endpoint Memory Allocate
bits : 1 - 1 (1 bit)

EPBK : Endpoint Banks
bits : 2 - 3 (2 bit)

Enumeration: EPBKSelect

0x0 : 1_BANK

Single-bank endpoint

0x1 : 2_BANK

Double-bank endpoint

0x2 : 3_BANK

Triple-bank endpoint

End of enumeration elements list.

EPSIZE : Endpoint Size
bits : 4 - 6 (3 bit)

Enumeration: EPSIZESelect

0x0 : 8_BYTE

8 bytes

0x1 : 16_BYTE

16 bytes

0x2 : 32_BYTE

32 bytes

0x3 : 64_BYTE

64 bytes

0x4 : 128_BYTE

128 bytes

0x5 : 256_BYTE

256 bytes

0x6 : 512_BYTE

512 bytes

0x7 : 1024_BYTE

1024 bytes

End of enumeration elements list.

EPDIR : Endpoint Direction
bits : 8 - 8 (1 bit)

Enumeration: EPDIRSelect

0 : OUT

The endpoint direction is OUT.

1 : IN

The endpoint direction is IN (nor for control endpoints).

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 9 - 9 (1 bit)

EPTYPE : Endpoint Type
bits : 11 - 12 (2 bit)

Enumeration: EPTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

NBTRANS : Number of transactions per microframe for isochronous endpoint
bits : 13 - 14 (2 bit)

Enumeration: NBTRANSSelect

0x0 : _0_TRANS

Reserved to endpoint that does not have the high-bandwidth isochronous capability.

0x1 : _1_TRANS

Default value: one transaction per microframe.

0x2 : _2_TRANS

Two transactions per microframe. This endpoint should be configured as double-bank.

0x3 : _3_TRANS

Three transactions per microframe. This endpoint should be configured as triple-bank.

End of enumeration elements list.


HSTPIPIFR_CTRL_MODE[1]

Host Pipe Set Register
address_offset : 0x10B4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIFR_CTRL_MODE[1] HSTPIPIFR_CTRL_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_ISO_MODE[1]

Host Pipe Set Register
address_offset : 0x10B4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_ISO_MODE[1] HSTPIPIFR_ISO_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS CRCERRIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_BLK_MODE[1]

Host Pipe Set Register
address_offset : 0x10B4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_BLK_MODE[1] HSTPIPIFR_BLK_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_INTRPT_MODE[1]

Host Pipe Set Register
address_offset : 0x10B4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_INTRPT_MODE[1] HSTPIPIFR_INTRPT_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


DEVEPTCFG3

Device Endpoint Configuration Register
address_offset : 0x10C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVEPTCFG3 DEVEPTCFG3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC EPBK EPSIZE EPDIR AUTOSW EPTYPE NBTRANS

ALLOC : Endpoint Memory Allocate
bits : 1 - 1 (1 bit)

EPBK : Endpoint Banks
bits : 2 - 3 (2 bit)

Enumeration: EPBKSelect

0x0 : 1_BANK

Single-bank endpoint

0x1 : 2_BANK

Double-bank endpoint

0x2 : 3_BANK

Triple-bank endpoint

End of enumeration elements list.

EPSIZE : Endpoint Size
bits : 4 - 6 (3 bit)

Enumeration: EPSIZESelect

0x0 : 8_BYTE

8 bytes

0x1 : 16_BYTE

16 bytes

0x2 : 32_BYTE

32 bytes

0x3 : 64_BYTE

64 bytes

0x4 : 128_BYTE

128 bytes

0x5 : 256_BYTE

256 bytes

0x6 : 512_BYTE

512 bytes

0x7 : 1024_BYTE

1024 bytes

End of enumeration elements list.

EPDIR : Endpoint Direction
bits : 8 - 8 (1 bit)

Enumeration: EPDIRSelect

0 : OUT

The endpoint direction is OUT.

1 : IN

The endpoint direction is IN (nor for control endpoints).

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 9 - 9 (1 bit)

EPTYPE : Endpoint Type
bits : 11 - 12 (2 bit)

Enumeration: EPTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

NBTRANS : Number of transactions per microframe for isochronous endpoint
bits : 13 - 14 (2 bit)

Enumeration: NBTRANSSelect

0x0 : _0_TRANS

Reserved to endpoint that does not have the high-bandwidth isochronous capability.

0x1 : _1_TRANS

Default value: one transaction per microframe.

0x2 : _2_TRANS

Two transactions per microframe. This endpoint should be configured as double-bank.

0x3 : _3_TRANS

Three transactions per microframe. This endpoint should be configured as triple-bank.

End of enumeration elements list.


DEVEPTCFG4

Device Endpoint Configuration Register
address_offset : 0x110 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVEPTCFG4 DEVEPTCFG4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC EPBK EPSIZE EPDIR AUTOSW EPTYPE NBTRANS

ALLOC : Endpoint Memory Allocate
bits : 1 - 1 (1 bit)

EPBK : Endpoint Banks
bits : 2 - 3 (2 bit)

Enumeration: EPBKSelect

0x0 : 1_BANK

Single-bank endpoint

0x1 : 2_BANK

Double-bank endpoint

0x2 : 3_BANK

Triple-bank endpoint

End of enumeration elements list.

EPSIZE : Endpoint Size
bits : 4 - 6 (3 bit)

Enumeration: EPSIZESelect

0x0 : 8_BYTE

8 bytes

0x1 : 16_BYTE

16 bytes

0x2 : 32_BYTE

32 bytes

0x3 : 64_BYTE

64 bytes

0x4 : 128_BYTE

128 bytes

0x5 : 256_BYTE

256 bytes

0x6 : 512_BYTE

512 bytes

0x7 : 1024_BYTE

1024 bytes

End of enumeration elements list.

EPDIR : Endpoint Direction
bits : 8 - 8 (1 bit)

Enumeration: EPDIRSelect

0 : OUT

The endpoint direction is OUT.

1 : IN

The endpoint direction is IN (nor for control endpoints).

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 9 - 9 (1 bit)

EPTYPE : Endpoint Type
bits : 11 - 12 (2 bit)

Enumeration: EPTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

NBTRANS : Number of transactions per microframe for isochronous endpoint
bits : 13 - 14 (2 bit)

Enumeration: NBTRANSSelect

0x0 : _0_TRANS

Reserved to endpoint that does not have the high-bandwidth isochronous capability.

0x1 : _1_TRANS

Default value: one transaction per microframe.

0x2 : _2_TRANS

Two transactions per microframe. This endpoint should be configured as double-bank.

0x3 : _3_TRANS

Three transactions per microframe. This endpoint should be configured as triple-bank.

End of enumeration elements list.


DEVEPTCFG5

Device Endpoint Configuration Register
address_offset : 0x114 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVEPTCFG5 DEVEPTCFG5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC EPBK EPSIZE EPDIR AUTOSW EPTYPE NBTRANS

ALLOC : Endpoint Memory Allocate
bits : 1 - 1 (1 bit)

EPBK : Endpoint Banks
bits : 2 - 3 (2 bit)

Enumeration: EPBKSelect

0x0 : 1_BANK

Single-bank endpoint

0x1 : 2_BANK

Double-bank endpoint

0x2 : 3_BANK

Triple-bank endpoint

End of enumeration elements list.

EPSIZE : Endpoint Size
bits : 4 - 6 (3 bit)

Enumeration: EPSIZESelect

0x0 : 8_BYTE

8 bytes

0x1 : 16_BYTE

16 bytes

0x2 : 32_BYTE

32 bytes

0x3 : 64_BYTE

64 bytes

0x4 : 128_BYTE

128 bytes

0x5 : 256_BYTE

256 bytes

0x6 : 512_BYTE

512 bytes

0x7 : 1024_BYTE

1024 bytes

End of enumeration elements list.

EPDIR : Endpoint Direction
bits : 8 - 8 (1 bit)

Enumeration: EPDIRSelect

0 : OUT

The endpoint direction is OUT.

1 : IN

The endpoint direction is IN (nor for control endpoints).

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 9 - 9 (1 bit)

EPTYPE : Endpoint Type
bits : 11 - 12 (2 bit)

Enumeration: EPTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

NBTRANS : Number of transactions per microframe for isochronous endpoint
bits : 13 - 14 (2 bit)

Enumeration: NBTRANSSelect

0x0 : _0_TRANS

Reserved to endpoint that does not have the high-bandwidth isochronous capability.

0x1 : _1_TRANS

Default value: one transaction per microframe.

0x2 : _2_TRANS

Two transactions per microframe. This endpoint should be configured as double-bank.

0x3 : _3_TRANS

Three transactions per microframe. This endpoint should be configured as triple-bank.

End of enumeration elements list.


HSTPIPIMR_CTRL_MODE[1]

Host Pipe Mask Register
address_offset : 0x1144 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIMR_CTRL_MODE[1] HSTPIPIMR_CTRL_MODE[1] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_ISO_MODE[1]

Host Pipe Mask Register
address_offset : 0x1144 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_ISO_MODE[1] HSTPIPIMR_ISO_MODE[1] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE CRCERRE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_BLK_MODE[1]

Host Pipe Mask Register
address_offset : 0x1144 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_BLK_MODE[1] HSTPIPIMR_BLK_MODE[1] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_INTRPT_MODE[1]

Host Pipe Mask Register
address_offset : 0x1144 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_INTRPT_MODE[1] HSTPIPIMR_INTRPT_MODE[1] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVEPTIDR_CTRL_MODE[6]

Device Endpoint Interrupt Disable Register
address_offset : 0x1154 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIDR_CTRL_MODE[6] DEVEPTIDR_CTRL_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_ISO_MODE[6]

Device Endpoint Interrupt Disable Register
address_offset : 0x1154 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_ISO_MODE[6] DEVEPTIDR_ISO_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC UNDERFEC HBISOINERREC HBISOFLUSHEC OVERFEC SHORTPACKETEC MDATAEC DATAXEC ERRORTRANSEC NBUSYBKEC FIFOCONC EPDISHDMAC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFEC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERREC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHEC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

MDATAEC : MData Interrupt Clear
bits : 8 - 8 (1 bit)

DATAXEC : DataX Interrupt Clear
bits : 9 - 9 (1 bit)

ERRORTRANSEC : Transaction Error Interrupt Clear
bits : 10 - 10 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)


DEVEPTIDR_BLK_MODE[6]

Device Endpoint Interrupt Disable Register
address_offset : 0x1154 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_BLK_MODE[6] DEVEPTIDR_BLK_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_INTRPT_MODE[6]

Device Endpoint Interrupt Disable Register
address_offset : 0x1154 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_INTRPT_MODE[6] DEVEPTIDR_INTRPT_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTCFG6

Device Endpoint Configuration Register
address_offset : 0x118 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVEPTCFG6 DEVEPTCFG6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC EPBK EPSIZE EPDIR AUTOSW EPTYPE NBTRANS

ALLOC : Endpoint Memory Allocate
bits : 1 - 1 (1 bit)

EPBK : Endpoint Banks
bits : 2 - 3 (2 bit)

Enumeration: EPBKSelect

0x0 : 1_BANK

Single-bank endpoint

0x1 : 2_BANK

Double-bank endpoint

0x2 : 3_BANK

Triple-bank endpoint

End of enumeration elements list.

EPSIZE : Endpoint Size
bits : 4 - 6 (3 bit)

Enumeration: EPSIZESelect

0x0 : 8_BYTE

8 bytes

0x1 : 16_BYTE

16 bytes

0x2 : 32_BYTE

32 bytes

0x3 : 64_BYTE

64 bytes

0x4 : 128_BYTE

128 bytes

0x5 : 256_BYTE

256 bytes

0x6 : 512_BYTE

512 bytes

0x7 : 1024_BYTE

1024 bytes

End of enumeration elements list.

EPDIR : Endpoint Direction
bits : 8 - 8 (1 bit)

Enumeration: EPDIRSelect

0 : OUT

The endpoint direction is OUT.

1 : IN

The endpoint direction is IN (nor for control endpoints).

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 9 - 9 (1 bit)

EPTYPE : Endpoint Type
bits : 11 - 12 (2 bit)

Enumeration: EPTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

NBTRANS : Number of transactions per microframe for isochronous endpoint
bits : 13 - 14 (2 bit)

Enumeration: NBTRANSSelect

0x0 : _0_TRANS

Reserved to endpoint that does not have the high-bandwidth isochronous capability.

0x1 : _1_TRANS

Default value: one transaction per microframe.

0x2 : _2_TRANS

Two transactions per microframe. This endpoint should be configured as double-bank.

0x3 : _3_TRANS

Three transactions per microframe. This endpoint should be configured as triple-bank.

End of enumeration elements list.


DEVEPTCFG7

Device Endpoint Configuration Register
address_offset : 0x11C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVEPTCFG7 DEVEPTCFG7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC EPBK EPSIZE EPDIR AUTOSW EPTYPE NBTRANS

ALLOC : Endpoint Memory Allocate
bits : 1 - 1 (1 bit)

EPBK : Endpoint Banks
bits : 2 - 3 (2 bit)

Enumeration: EPBKSelect

0x0 : 1_BANK

Single-bank endpoint

0x1 : 2_BANK

Double-bank endpoint

0x2 : 3_BANK

Triple-bank endpoint

End of enumeration elements list.

EPSIZE : Endpoint Size
bits : 4 - 6 (3 bit)

Enumeration: EPSIZESelect

0x0 : 8_BYTE

8 bytes

0x1 : 16_BYTE

16 bytes

0x2 : 32_BYTE

32 bytes

0x3 : 64_BYTE

64 bytes

0x4 : 128_BYTE

128 bytes

0x5 : 256_BYTE

256 bytes

0x6 : 512_BYTE

512 bytes

0x7 : 1024_BYTE

1024 bytes

End of enumeration elements list.

EPDIR : Endpoint Direction
bits : 8 - 8 (1 bit)

Enumeration: EPDIRSelect

0 : OUT

The endpoint direction is OUT.

1 : IN

The endpoint direction is IN (nor for control endpoints).

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 9 - 9 (1 bit)

EPTYPE : Endpoint Type
bits : 11 - 12 (2 bit)

Enumeration: EPTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

NBTRANS : Number of transactions per microframe for isochronous endpoint
bits : 13 - 14 (2 bit)

Enumeration: NBTRANSSelect

0x0 : _0_TRANS

Reserved to endpoint that does not have the high-bandwidth isochronous capability.

0x1 : _1_TRANS

Default value: one transaction per microframe.

0x2 : _2_TRANS

Two transactions per microframe. This endpoint should be configured as double-bank.

0x3 : _3_TRANS

Three transactions per microframe. This endpoint should be configured as triple-bank.

End of enumeration elements list.


HSTPIPIER_CTRL_MODE[1]

Host Pipe Enable Register
address_offset : 0x11D4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIER_CTRL_MODE[1] HSTPIPIER_CTRL_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_ISO_MODE[1]

Host Pipe Enable Register
address_offset : 0x11D4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_ISO_MODE[1] HSTPIPIER_ISO_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES CRCERRES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_BLK_MODE[1]

Host Pipe Enable Register
address_offset : 0x11D4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_BLK_MODE[1] HSTPIPIER_BLK_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_INTRPT_MODE[1]

Host Pipe Enable Register
address_offset : 0x11D4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_INTRPT_MODE[1] HSTPIPIER_INTRPT_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVEPTIER_CTRL_MODE[7]

Device Endpoint Interrupt Enable Register
address_offset : 0x11E0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIER_CTRL_MODE[7] DEVEPTIER_CTRL_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_ISO_MODE[7]

Device Endpoint Interrupt Enable Register
address_offset : 0x11E0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_ISO_MODE[7] DEVEPTIER_ISO_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES UNDERFES HBISOINERRES HBISOFLUSHES OVERFES CRCERRES SHORTPACKETES MDATAES DATAXES ERRORTRANSES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS RSTDTS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

HBISOINERRES : High Bandwidth Isochronous IN Underflow Error Interrupt Enable
bits : 3 - 3 (1 bit)

HBISOFLUSHES : High Bandwidth Isochronous IN Flush Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

MDATAES : MData Interrupt Enable
bits : 8 - 8 (1 bit)

DATAXES : DataX Interrupt Enable
bits : 9 - 9 (1 bit)

ERRORTRANSES : Transaction Error Interrupt Enable
bits : 10 - 10 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVEPTIER_BLK_MODE[7]

Device Endpoint Interrupt Enable Register
address_offset : 0x11E0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_BLK_MODE[7] DEVEPTIER_BLK_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_INTRPT_MODE[7]

Device Endpoint Interrupt Enable Register
address_offset : 0x11E0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_INTRPT_MODE[7] DEVEPTIER_INTRPT_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIFR_CTRL_MODE[9]

Device Endpoint Interrupt Set Register
address_offset : 0x11E4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIFR_CTRL_MODE[9] DEVEPTIFR_CTRL_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_ISO_MODE[9]

Device Endpoint Interrupt Set Register
address_offset : 0x11E4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_ISO_MODE[9] DEVEPTIFR_ISO_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS UNDERFIS HBISOINERRIS HBISOFLUSHIS OVERFIS CRCERRIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

HBISOINERRIS : High Bandwidth Isochronous IN Underflow Error Interrupt Set
bits : 3 - 3 (1 bit)

HBISOFLUSHIS : High Bandwidth Isochronous IN Flush Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_BLK_MODE[9]

Device Endpoint Interrupt Set Register
address_offset : 0x11E4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_BLK_MODE[9] DEVEPTIFR_BLK_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_INTRPT_MODE[9]

Device Endpoint Interrupt Set Register
address_offset : 0x11E4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_INTRPT_MODE[9] DEVEPTIFR_INTRPT_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTCFG8

Device Endpoint Configuration Register
address_offset : 0x120 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVEPTCFG8 DEVEPTCFG8 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC EPBK EPSIZE EPDIR AUTOSW EPTYPE NBTRANS

ALLOC : Endpoint Memory Allocate
bits : 1 - 1 (1 bit)

EPBK : Endpoint Banks
bits : 2 - 3 (2 bit)

Enumeration: EPBKSelect

0x0 : 1_BANK

Single-bank endpoint

0x1 : 2_BANK

Double-bank endpoint

0x2 : 3_BANK

Triple-bank endpoint

End of enumeration elements list.

EPSIZE : Endpoint Size
bits : 4 - 6 (3 bit)

Enumeration: EPSIZESelect

0x0 : 8_BYTE

8 bytes

0x1 : 16_BYTE

16 bytes

0x2 : 32_BYTE

32 bytes

0x3 : 64_BYTE

64 bytes

0x4 : 128_BYTE

128 bytes

0x5 : 256_BYTE

256 bytes

0x6 : 512_BYTE

512 bytes

0x7 : 1024_BYTE

1024 bytes

End of enumeration elements list.

EPDIR : Endpoint Direction
bits : 8 - 8 (1 bit)

Enumeration: EPDIRSelect

0 : OUT

The endpoint direction is OUT.

1 : IN

The endpoint direction is IN (nor for control endpoints).

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 9 - 9 (1 bit)

EPTYPE : Endpoint Type
bits : 11 - 12 (2 bit)

Enumeration: EPTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

NBTRANS : Number of transactions per microframe for isochronous endpoint
bits : 13 - 14 (2 bit)

Enumeration: NBTRANSSelect

0x0 : _0_TRANS

Reserved to endpoint that does not have the high-bandwidth isochronous capability.

0x1 : _1_TRANS

Default value: one transaction per microframe.

0x2 : _2_TRANS

Two transactions per microframe. This endpoint should be configured as double-bank.

0x3 : _3_TRANS

Three transactions per microframe. This endpoint should be configured as triple-bank.

End of enumeration elements list.


DEVEPTIMR_CTRL_MODE[8]

Device Endpoint Interrupt Mask Register
address_offset : 0x1210 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIMR_CTRL_MODE[8] DEVEPTIMR_CTRL_MODE[8] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_ISO_MODE[8]

Device Endpoint Interrupt Mask Register
address_offset : 0x1210 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_ISO_MODE[8] DEVEPTIMR_ISO_MODE[8] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE UNDERFE HBISOINERRE HBISOFLUSHE OVERFE CRCERRE SHORTPACKETE MDATAE DATAXE ERRORTRANSE NBUSYBKE KILLBK FIFOCON EPDISHDMA RSTDT

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFE : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRE : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHE : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

MDATAE : MData Interrupt
bits : 8 - 8 (1 bit)

DATAXE : DataX Interrupt
bits : 9 - 9 (1 bit)

ERRORTRANSE : Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVEPTIMR_BLK_MODE[8]

Device Endpoint Interrupt Mask Register
address_offset : 0x1210 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_BLK_MODE[8] DEVEPTIMR_BLK_MODE[8] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_INTRPT_MODE[8]

Device Endpoint Interrupt Mask Register
address_offset : 0x1210 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_INTRPT_MODE[8] DEVEPTIMR_INTRPT_MODE[8] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTCFG9

Device Endpoint Configuration Register
address_offset : 0x124 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVEPTCFG9 DEVEPTCFG9 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC EPBK EPSIZE EPDIR AUTOSW EPTYPE NBTRANS

ALLOC : Endpoint Memory Allocate
bits : 1 - 1 (1 bit)

EPBK : Endpoint Banks
bits : 2 - 3 (2 bit)

Enumeration: EPBKSelect

0x0 : 1_BANK

Single-bank endpoint

0x1 : 2_BANK

Double-bank endpoint

0x2 : 3_BANK

Triple-bank endpoint

End of enumeration elements list.

EPSIZE : Endpoint Size
bits : 4 - 6 (3 bit)

Enumeration: EPSIZESelect

0x0 : 8_BYTE

8 bytes

0x1 : 16_BYTE

16 bytes

0x2 : 32_BYTE

32 bytes

0x3 : 64_BYTE

64 bytes

0x4 : 128_BYTE

128 bytes

0x5 : 256_BYTE

256 bytes

0x6 : 512_BYTE

512 bytes

0x7 : 1024_BYTE

1024 bytes

End of enumeration elements list.

EPDIR : Endpoint Direction
bits : 8 - 8 (1 bit)

Enumeration: EPDIRSelect

0 : OUT

The endpoint direction is OUT.

1 : IN

The endpoint direction is IN (nor for control endpoints).

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 9 - 9 (1 bit)

EPTYPE : Endpoint Type
bits : 11 - 12 (2 bit)

Enumeration: EPTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

NBTRANS : Number of transactions per microframe for isochronous endpoint
bits : 13 - 14 (2 bit)

Enumeration: NBTRANSSelect

0x0 : _0_TRANS

Reserved to endpoint that does not have the high-bandwidth isochronous capability.

0x1 : _1_TRANS

Default value: one transaction per microframe.

0x2 : _2_TRANS

Two transactions per microframe. This endpoint should be configured as double-bank.

0x3 : _3_TRANS

Three transactions per microframe. This endpoint should be configured as triple-bank.

End of enumeration elements list.


HSTPIPIDR_CTRL_MODE[1]

Host Pipe Disable Register
address_offset : 0x1264 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIDR_CTRL_MODE[1] HSTPIPIDR_CTRL_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_ISO_MODE[1]

Host Pipe Disable Register
address_offset : 0x1264 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_ISO_MODE[1] HSTPIPIDR_ISO_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC CRCERREC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

CRCERREC : CRC Error Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_BLK_MODE[1]

Host Pipe Disable Register
address_offset : 0x1264 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_BLK_MODE[1] HSTPIPIDR_BLK_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_INTRPT_MODE[1]

Host Pipe Disable Register
address_offset : 0x1264 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_INTRPT_MODE[1] HSTPIPIDR_INTRPT_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPINRQ[1]

Host Pipe IN Request Register
address_offset : 0x12F4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPINRQ[1] HSTPIPINRQ[1] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INRQ INMODE

INRQ : IN Request Number before Freeze
bits : 0 - 7 (8 bit)

INMODE : IN Request Mode
bits : 8 - 8 (1 bit)


DEVEPTISR_CTRL_MODE0

Device Endpoint Interrupt Status Register
address_offset : 0x130 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTISR_CTRL_MODE0 DEVEPTISR_CTRL_MODE0 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_ISO_MODE0

Device Endpoint Interrupt Status Register
address_offset : 0x130 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_ISO_MODE0 DEVEPTISR_ISO_MODE0 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI UNDERFI HBISOINERRI HBISOFLUSHI OVERFI CRCERRI SHORTPACKET DTSEQ ERRORTRANS NBUSYBK CURRBK RWALL CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRI : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHI : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

ERRORTRANS : High-bandwidth Isochronous OUT Endpoint Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_BLK_MODE0

Device Endpoint Interrupt Status Register
address_offset : 0x130 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_BLK_MODE0 DEVEPTISR_BLK_MODE0 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_INTRPT_MODE0

Device Endpoint Interrupt Status Register
address_offset : 0x130 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_INTRPT_MODE0 DEVEPTISR_INTRPT_MODE0 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR0

Device Endpoint Status Register (n = 0)
address_offset : 0x130 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

DEVEPTISR0 DEVEPTISR0 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)
access : read-only

Enumeration:

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)
access : read-only

Enumeration:

0x0 : 0_BUSY

0 busy bank (all banks free)

0x1 : 1_BUSY

1 busy bank

0x2 : 2_BUSY

2 busy banks

0x3 : 3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)
access : read-only

Enumeration:

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)
access : read-only

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)
access : read-only

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)
access : read-only

BYCT : Byte Count
bits : 20 - 30 (11 bit)
access : read-only


DEVEPTISR0_ISOENPT

Device Endpoint Status Register (n = 0)
address_offset : 0x130 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

DEVEPTISR0_ISOENPT DEVEPTISR0_ISOENPT read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI UNDERFI HBISOINERRI HBISOFLUSHI OVERFI CRCERRI SHORTPACKET DTSEQ ERRORTRANS NBUSYBK CURRBK RWALL CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)
access : read-only

HBISOINERRI : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)
access : read-only

HBISOFLUSHI : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)
access : read-only

Enumeration:

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Data2 toggle sequence (for high-bandwidth isochronous endpoint)

0x3 : MDATA

MData toggle sequence (for high-bandwidth isochronous endpoint)

End of enumeration elements list.

ERRORTRANS : High-bandwidth Isochronous OUT Endpoint Transaction Error Interrupt
bits : 10 - 10 (1 bit)
access : read-only

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)
access : read-only

Enumeration:

0x0 : 0_BUSY

0 busy bank (all banks free)

0x1 : 1_BUSY

1 busy bank

0x2 : 2_BUSY

2 busy banks

0x3 : 3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)
access : read-only

Enumeration:

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)
access : read-only

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)
access : read-only

BYCT : Byte Count
bits : 20 - 30 (11 bit)
access : read-only


DEVEPTISR_CTRL_MODE1

Device Endpoint Interrupt Status Register
address_offset : 0x134 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTISR_CTRL_MODE1 DEVEPTISR_CTRL_MODE1 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_ISO_MODE1

Device Endpoint Interrupt Status Register
address_offset : 0x134 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_ISO_MODE1 DEVEPTISR_ISO_MODE1 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI UNDERFI HBISOINERRI HBISOFLUSHI OVERFI CRCERRI SHORTPACKET DTSEQ ERRORTRANS NBUSYBK CURRBK RWALL CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRI : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHI : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

ERRORTRANS : High-bandwidth Isochronous OUT Endpoint Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_BLK_MODE1

Device Endpoint Interrupt Status Register
address_offset : 0x134 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_BLK_MODE1 DEVEPTISR_BLK_MODE1 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_INTRPT_MODE1

Device Endpoint Interrupt Status Register
address_offset : 0x134 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_INTRPT_MODE1 DEVEPTISR_INTRPT_MODE1 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR1

Device Endpoint Status Register (n = 0)
address_offset : 0x134 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

DEVEPTISR1 DEVEPTISR1 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)
access : read-only

Enumeration:

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)
access : read-only

Enumeration:

0x0 : 0_BUSY

0 busy bank (all banks free)

0x1 : 1_BUSY

1 busy bank

0x2 : 2_BUSY

2 busy banks

0x3 : 3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)
access : read-only

Enumeration:

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)
access : read-only

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)
access : read-only

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)
access : read-only

BYCT : Byte Count
bits : 20 - 30 (11 bit)
access : read-only


DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMANXTDSC

Device DMA Channel Next Descriptor Address Register
address_offset : 0x1350 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMANXTDSC DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMANXTDSC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)


DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMAADDRESS

Device DMA Channel Address Register
address_offset : 0x1354 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMAADDRESS DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMAADDRESS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)


DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMACONTROL

Device DMA Channel Control Register
address_offset : 0x1358 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMACONTROL DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMACONTROL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)


DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMASTATUS

Device DMA Channel Status Register
address_offset : 0x135C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMASTATUS DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMASTATUS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)


DEVEPTISR_CTRL_MODE2

Device Endpoint Interrupt Status Register
address_offset : 0x138 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTISR_CTRL_MODE2 DEVEPTISR_CTRL_MODE2 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_ISO_MODE2

Device Endpoint Interrupt Status Register
address_offset : 0x138 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_ISO_MODE2 DEVEPTISR_ISO_MODE2 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI UNDERFI HBISOINERRI HBISOFLUSHI OVERFI CRCERRI SHORTPACKET DTSEQ ERRORTRANS NBUSYBK CURRBK RWALL CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRI : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHI : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

ERRORTRANS : High-bandwidth Isochronous OUT Endpoint Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_BLK_MODE2

Device Endpoint Interrupt Status Register
address_offset : 0x138 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_BLK_MODE2 DEVEPTISR_BLK_MODE2 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_INTRPT_MODE2

Device Endpoint Interrupt Status Register
address_offset : 0x138 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_INTRPT_MODE2 DEVEPTISR_INTRPT_MODE2 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR2

Device Endpoint Status Register (n = 0)
address_offset : 0x138 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

DEVEPTISR2 DEVEPTISR2 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)
access : read-only

Enumeration:

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)
access : read-only

Enumeration:

0x0 : 0_BUSY

0 busy bank (all banks free)

0x1 : 1_BUSY

1 busy bank

0x2 : 2_BUSY

2 busy banks

0x3 : 3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)
access : read-only

Enumeration:

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)
access : read-only

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)
access : read-only

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)
access : read-only

BYCT : Byte Count
bits : 20 - 30 (11 bit)
access : read-only


HSTPIPERR[1]

Host Pipe Error Register
address_offset : 0x1384 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPERR[1] HSTPIPERR[1] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DATATGL DATAPID PID TIMEOUT CRC16 COUNTER

DATATGL : Data Toggle Error
bits : 0 - 0 (1 bit)

DATAPID : Data PID Error
bits : 1 - 1 (1 bit)

PID : Data PID Error
bits : 2 - 2 (1 bit)

TIMEOUT : Time-Out Error
bits : 3 - 3 (1 bit)

CRC16 : CRC16 Error
bits : 4 - 4 (1 bit)

COUNTER : Error Counter
bits : 5 - 6 (2 bit)


DEVEPTIDR_CTRL_MODE[7]

Device Endpoint Interrupt Disable Register
address_offset : 0x1390 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIDR_CTRL_MODE[7] DEVEPTIDR_CTRL_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_ISO_MODE[7]

Device Endpoint Interrupt Disable Register
address_offset : 0x1390 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_ISO_MODE[7] DEVEPTIDR_ISO_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC UNDERFEC HBISOINERREC HBISOFLUSHEC OVERFEC SHORTPACKETEC MDATAEC DATAXEC ERRORTRANSEC NBUSYBKEC FIFOCONC EPDISHDMAC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFEC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERREC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHEC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

MDATAEC : MData Interrupt Clear
bits : 8 - 8 (1 bit)

DATAXEC : DataX Interrupt Clear
bits : 9 - 9 (1 bit)

ERRORTRANSEC : Transaction Error Interrupt Clear
bits : 10 - 10 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)


DEVEPTIDR_BLK_MODE[7]

Device Endpoint Interrupt Disable Register
address_offset : 0x1390 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_BLK_MODE[7] DEVEPTIDR_BLK_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_INTRPT_MODE[7]

Device Endpoint Interrupt Disable Register
address_offset : 0x1390 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_INTRPT_MODE[7] DEVEPTIDR_INTRPT_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTISR_CTRL_MODE3

Device Endpoint Interrupt Status Register
address_offset : 0x13C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTISR_CTRL_MODE3 DEVEPTISR_CTRL_MODE3 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_ISO_MODE3

Device Endpoint Interrupt Status Register
address_offset : 0x13C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_ISO_MODE3 DEVEPTISR_ISO_MODE3 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI UNDERFI HBISOINERRI HBISOFLUSHI OVERFI CRCERRI SHORTPACKET DTSEQ ERRORTRANS NBUSYBK CURRBK RWALL CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRI : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHI : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

ERRORTRANS : High-bandwidth Isochronous OUT Endpoint Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_BLK_MODE3

Device Endpoint Interrupt Status Register
address_offset : 0x13C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_BLK_MODE3 DEVEPTISR_BLK_MODE3 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_INTRPT_MODE3

Device Endpoint Interrupt Status Register
address_offset : 0x13C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_INTRPT_MODE3 DEVEPTISR_INTRPT_MODE3 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR3

Device Endpoint Status Register (n = 0)
address_offset : 0x13C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

DEVEPTISR3 DEVEPTISR3 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)
access : read-only

Enumeration:

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)
access : read-only

Enumeration:

0x0 : 0_BUSY

0 busy bank (all banks free)

0x1 : 1_BUSY

1 busy bank

0x2 : 2_BUSY

2 busy banks

0x3 : 3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)
access : read-only

Enumeration:

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)
access : read-only

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)
access : read-only

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)
access : read-only

BYCT : Byte Count
bits : 20 - 30 (11 bit)
access : read-only


DEVEPTIER_CTRL_MODE[8]

Device Endpoint Interrupt Enable Register
address_offset : 0x13F0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIER_CTRL_MODE[8] DEVEPTIER_CTRL_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_ISO_MODE[8]

Device Endpoint Interrupt Enable Register
address_offset : 0x13F0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_ISO_MODE[8] DEVEPTIER_ISO_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES UNDERFES HBISOINERRES HBISOFLUSHES OVERFES CRCERRES SHORTPACKETES MDATAES DATAXES ERRORTRANSES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS RSTDTS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

HBISOINERRES : High Bandwidth Isochronous IN Underflow Error Interrupt Enable
bits : 3 - 3 (1 bit)

HBISOFLUSHES : High Bandwidth Isochronous IN Flush Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

MDATAES : MData Interrupt Enable
bits : 8 - 8 (1 bit)

DATAXES : DataX Interrupt Enable
bits : 9 - 9 (1 bit)

ERRORTRANSES : Transaction Error Interrupt Enable
bits : 10 - 10 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVEPTIER_BLK_MODE[8]

Device Endpoint Interrupt Enable Register
address_offset : 0x13F0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_BLK_MODE[8] DEVEPTIER_BLK_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_INTRPT_MODE[8]

Device Endpoint Interrupt Enable Register
address_offset : 0x13F0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_INTRPT_MODE[8] DEVEPTIER_INTRPT_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIMR_CTRL_MODE[9]

Device Endpoint Interrupt Mask Register
address_offset : 0x13F4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIMR_CTRL_MODE[9] DEVEPTIMR_CTRL_MODE[9] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_ISO_MODE[9]

Device Endpoint Interrupt Mask Register
address_offset : 0x13F4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_ISO_MODE[9] DEVEPTIMR_ISO_MODE[9] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE UNDERFE HBISOINERRE HBISOFLUSHE OVERFE CRCERRE SHORTPACKETE MDATAE DATAXE ERRORTRANSE NBUSYBKE KILLBK FIFOCON EPDISHDMA RSTDT

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFE : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRE : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHE : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

MDATAE : MData Interrupt
bits : 8 - 8 (1 bit)

DATAXE : DataX Interrupt
bits : 9 - 9 (1 bit)

ERRORTRANSE : Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVEPTIMR_BLK_MODE[9]

Device Endpoint Interrupt Mask Register
address_offset : 0x13F4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_BLK_MODE[9] DEVEPTIMR_BLK_MODE[9] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_INTRPT_MODE[9]

Device Endpoint Interrupt Mask Register
address_offset : 0x13F4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_INTRPT_MODE[9] DEVEPTIMR_INTRPT_MODE[9] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVIDR

Device Global Interrupt Disable Register
address_offset : 0x14 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVIDR DEVIDR write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SUSPEC MSOFEC SOFEC EORSTEC WAKEUPEC EORSMEC UPRSMEC PEP_0 PEP_1 PEP_2 PEP_3 PEP_4 PEP_5 PEP_6 PEP_7 PEP_8 PEP_9 DMA_1 DMA_2 DMA_3 DMA_4 DMA_5 DMA_6 DMA_7

SUSPEC : Suspend Interrupt Disable
bits : 0 - 0 (1 bit)

MSOFEC : Micro Start of Frame Interrupt Disable
bits : 1 - 1 (1 bit)

SOFEC : Start of Frame Interrupt Disable
bits : 2 - 2 (1 bit)

EORSTEC : End of Reset Interrupt Disable
bits : 3 - 3 (1 bit)

WAKEUPEC : Wake-Up Interrupt Disable
bits : 4 - 4 (1 bit)

EORSMEC : End of Resume Interrupt Disable
bits : 5 - 5 (1 bit)

UPRSMEC : Upstream Resume Interrupt Disable
bits : 6 - 6 (1 bit)

PEP_0 : Endpoint 0 Interrupt Disable
bits : 12 - 12 (1 bit)

PEP_1 : Endpoint 1 Interrupt Disable
bits : 13 - 13 (1 bit)

PEP_2 : Endpoint 2 Interrupt Disable
bits : 14 - 14 (1 bit)

PEP_3 : Endpoint 3 Interrupt Disable
bits : 15 - 15 (1 bit)

PEP_4 : Endpoint 4 Interrupt Disable
bits : 16 - 16 (1 bit)

PEP_5 : Endpoint 5 Interrupt Disable
bits : 17 - 17 (1 bit)

PEP_6 : Endpoint 6 Interrupt Disable
bits : 18 - 18 (1 bit)

PEP_7 : Endpoint 7 Interrupt Disable
bits : 19 - 19 (1 bit)

PEP_8 : Endpoint 8 Interrupt Disable
bits : 20 - 20 (1 bit)

PEP_9 : Endpoint 9 Interrupt Disable
bits : 21 - 21 (1 bit)

DMA_1 : DMA Channel 1 Interrupt Disable
bits : 25 - 25 (1 bit)

DMA_2 : DMA Channel 2 Interrupt Disable
bits : 26 - 26 (1 bit)

DMA_3 : DMA Channel 3 Interrupt Disable
bits : 27 - 27 (1 bit)

DMA_4 : DMA Channel 4 Interrupt Disable
bits : 28 - 28 (1 bit)

DMA_5 : DMA Channel 5 Interrupt Disable
bits : 29 - 29 (1 bit)

DMA_6 : DMA Channel 6 Interrupt Disable
bits : 30 - 30 (1 bit)

DMA_7 : DMA Channel 7 Interrupt Disable
bits : 31 - 31 (1 bit)


DEVEPTISR_CTRL_MODE4

Device Endpoint Interrupt Status Register
address_offset : 0x140 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTISR_CTRL_MODE4 DEVEPTISR_CTRL_MODE4 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_ISO_MODE4

Device Endpoint Interrupt Status Register
address_offset : 0x140 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_ISO_MODE4 DEVEPTISR_ISO_MODE4 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI UNDERFI HBISOINERRI HBISOFLUSHI OVERFI CRCERRI SHORTPACKET DTSEQ ERRORTRANS NBUSYBK CURRBK RWALL CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRI : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHI : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

ERRORTRANS : High-bandwidth Isochronous OUT Endpoint Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_BLK_MODE4

Device Endpoint Interrupt Status Register
address_offset : 0x140 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_BLK_MODE4 DEVEPTISR_BLK_MODE4 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_INTRPT_MODE4

Device Endpoint Interrupt Status Register
address_offset : 0x140 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_INTRPT_MODE4 DEVEPTISR_INTRPT_MODE4 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR4

Device Endpoint Status Register (n = 0)
address_offset : 0x140 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

DEVEPTISR4 DEVEPTISR4 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)
access : read-only

Enumeration:

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)
access : read-only

Enumeration:

0x0 : 0_BUSY

0 busy bank (all banks free)

0x1 : 1_BUSY

1 busy bank

0x2 : 2_BUSY

2 busy banks

0x3 : 3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)
access : read-only

Enumeration:

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)
access : read-only

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)
access : read-only

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)
access : read-only

BYCT : Byte Count
bits : 20 - 30 (11 bit)
access : read-only


HSTPIPCFG[2]

Host Pipe Configuration Register
address_offset : 0x140C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPCFG[2] HSTPIPCFG[2] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM INTFRQ

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

INTFRQ : Pipe Interrupt Request Frequency
bits : 24 - 31 (8 bit)


HSTPIPCFG_CTRL_BULK_MODE[2]

Host Pipe Configuration Register
address_offset : 0x140C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
alternate_register : USBHS_HSTPIPCFG[%s]
reset_Mask : 0x0

HSTPIPCFG_CTRL_BULK_MODE[2] HSTPIPCFG_CTRL_BULK_MODE[2] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM PINGEN BINTERVAL

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

PINGEN : Ping Enable
bits : 20 - 20 (1 bit)

BINTERVAL : bInterval Parameter for the Bulk-Out/Ping Transaction
bits : 24 - 31 (8 bit)


DEVEPTISR_CTRL_MODE5

Device Endpoint Interrupt Status Register
address_offset : 0x144 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTISR_CTRL_MODE5 DEVEPTISR_CTRL_MODE5 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_ISO_MODE5

Device Endpoint Interrupt Status Register
address_offset : 0x144 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_ISO_MODE5 DEVEPTISR_ISO_MODE5 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI UNDERFI HBISOINERRI HBISOFLUSHI OVERFI CRCERRI SHORTPACKET DTSEQ ERRORTRANS NBUSYBK CURRBK RWALL CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRI : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHI : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

ERRORTRANS : High-bandwidth Isochronous OUT Endpoint Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_BLK_MODE5

Device Endpoint Interrupt Status Register
address_offset : 0x144 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_BLK_MODE5 DEVEPTISR_BLK_MODE5 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_INTRPT_MODE5

Device Endpoint Interrupt Status Register
address_offset : 0x144 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_INTRPT_MODE5 DEVEPTISR_INTRPT_MODE5 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR5

Device Endpoint Status Register (n = 0)
address_offset : 0x144 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

DEVEPTISR5 DEVEPTISR5 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)
access : read-only

Enumeration:

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)
access : read-only

Enumeration:

0x0 : 0_BUSY

0 busy bank (all banks free)

0x1 : 1_BUSY

1 busy bank

0x2 : 2_BUSY

2 busy banks

0x3 : 3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)
access : read-only

Enumeration:

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)
access : read-only

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)
access : read-only

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)
access : read-only

BYCT : Byte Count
bits : 20 - 30 (11 bit)
access : read-only


DEVEPTISR_CTRL_MODE6

Device Endpoint Interrupt Status Register
address_offset : 0x148 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTISR_CTRL_MODE6 DEVEPTISR_CTRL_MODE6 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_ISO_MODE6

Device Endpoint Interrupt Status Register
address_offset : 0x148 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_ISO_MODE6 DEVEPTISR_ISO_MODE6 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI UNDERFI HBISOINERRI HBISOFLUSHI OVERFI CRCERRI SHORTPACKET DTSEQ ERRORTRANS NBUSYBK CURRBK RWALL CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRI : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHI : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

ERRORTRANS : High-bandwidth Isochronous OUT Endpoint Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_BLK_MODE6

Device Endpoint Interrupt Status Register
address_offset : 0x148 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_BLK_MODE6 DEVEPTISR_BLK_MODE6 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_INTRPT_MODE6

Device Endpoint Interrupt Status Register
address_offset : 0x148 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_INTRPT_MODE6 DEVEPTISR_INTRPT_MODE6 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR6

Device Endpoint Status Register (n = 0)
address_offset : 0x148 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

DEVEPTISR6 DEVEPTISR6 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)
access : read-only

Enumeration:

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)
access : read-only

Enumeration:

0x0 : 0_BUSY

0 busy bank (all banks free)

0x1 : 1_BUSY

1 busy bank

0x2 : 2_BUSY

2 busy banks

0x3 : 3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)
access : read-only

Enumeration:

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)
access : read-only

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)
access : read-only

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)
access : read-only

BYCT : Byte Count
bits : 20 - 30 (11 bit)
access : read-only


DEVEPTISR_CTRL_MODE7

Device Endpoint Interrupt Status Register
address_offset : 0x14C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTISR_CTRL_MODE7 DEVEPTISR_CTRL_MODE7 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_ISO_MODE7

Device Endpoint Interrupt Status Register
address_offset : 0x14C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_ISO_MODE7 DEVEPTISR_ISO_MODE7 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI UNDERFI HBISOINERRI HBISOFLUSHI OVERFI CRCERRI SHORTPACKET DTSEQ ERRORTRANS NBUSYBK CURRBK RWALL CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRI : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHI : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

ERRORTRANS : High-bandwidth Isochronous OUT Endpoint Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_BLK_MODE7

Device Endpoint Interrupt Status Register
address_offset : 0x14C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_BLK_MODE7 DEVEPTISR_BLK_MODE7 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_INTRPT_MODE7

Device Endpoint Interrupt Status Register
address_offset : 0x14C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_INTRPT_MODE7 DEVEPTISR_INTRPT_MODE7 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR7

Device Endpoint Status Register (n = 0)
address_offset : 0x14C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

DEVEPTISR7 DEVEPTISR7 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)
access : read-only

Enumeration:

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)
access : read-only

Enumeration:

0x0 : 0_BUSY

0 busy bank (all banks free)

0x1 : 1_BUSY

1 busy bank

0x2 : 2_BUSY

2 busy banks

0x3 : 3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)
access : read-only

Enumeration:

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)
access : read-only

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)
access : read-only

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)
access : read-only

BYCT : Byte Count
bits : 20 - 30 (11 bit)
access : read-only


HSTPIPISR_CTRL_MODE[2]

Host Pipe Status Register
address_offset : 0x14CC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPISR_CTRL_MODE[2] HSTPIPISR_CTRL_MODE[2] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_ISO_MODE[2]

Host Pipe Status Register
address_offset : 0x14CC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_ISO_MODE[2] HSTPIPISR_ISO_MODE[2] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI CRCERRI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_BLK_MODE[2]

Host Pipe Status Register
address_offset : 0x14CC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_BLK_MODE[2] HSTPIPISR_BLK_MODE[2] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_INTRPT_MODE[2]

Host Pipe Status Register
address_offset : 0x14CC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_INTRPT_MODE[2] HSTPIPISR_INTRPT_MODE[2] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_CTRL_MODE8

Device Endpoint Interrupt Status Register
address_offset : 0x150 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTISR_CTRL_MODE8 DEVEPTISR_CTRL_MODE8 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_ISO_MODE8

Device Endpoint Interrupt Status Register
address_offset : 0x150 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_ISO_MODE8 DEVEPTISR_ISO_MODE8 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI UNDERFI HBISOINERRI HBISOFLUSHI OVERFI CRCERRI SHORTPACKET DTSEQ ERRORTRANS NBUSYBK CURRBK RWALL CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRI : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHI : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

ERRORTRANS : High-bandwidth Isochronous OUT Endpoint Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_BLK_MODE8

Device Endpoint Interrupt Status Register
address_offset : 0x150 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_BLK_MODE8 DEVEPTISR_BLK_MODE8 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_INTRPT_MODE8

Device Endpoint Interrupt Status Register
address_offset : 0x150 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_INTRPT_MODE8 DEVEPTISR_INTRPT_MODE8 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR8

Device Endpoint Status Register (n = 0)
address_offset : 0x150 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

DEVEPTISR8 DEVEPTISR8 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)
access : read-only

Enumeration:

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)
access : read-only

Enumeration:

0x0 : 0_BUSY

0 busy bank (all banks free)

0x1 : 1_BUSY

1 busy bank

0x2 : 2_BUSY

2 busy banks

0x3 : 3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)
access : read-only

Enumeration:

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)
access : read-only

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)
access : read-only

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)
access : read-only

BYCT : Byte Count
bits : 20 - 30 (11 bit)
access : read-only


DEVEPTISR_CTRL_MODE9

Device Endpoint Interrupt Status Register
address_offset : 0x154 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTISR_CTRL_MODE9 DEVEPTISR_CTRL_MODE9 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_ISO_MODE9

Device Endpoint Interrupt Status Register
address_offset : 0x154 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_ISO_MODE9 DEVEPTISR_ISO_MODE9 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI UNDERFI HBISOINERRI HBISOFLUSHI OVERFI CRCERRI SHORTPACKET DTSEQ ERRORTRANS NBUSYBK CURRBK RWALL CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRI : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHI : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

ERRORTRANS : High-bandwidth Isochronous OUT Endpoint Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_BLK_MODE9

Device Endpoint Interrupt Status Register
address_offset : 0x154 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_BLK_MODE9 DEVEPTISR_BLK_MODE9 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_INTRPT_MODE9

Device Endpoint Interrupt Status Register
address_offset : 0x154 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_INTRPT_MODE9 DEVEPTISR_INTRPT_MODE9 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR9

Device Endpoint Status Register (n = 0)
address_offset : 0x154 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

DEVEPTISR9 DEVEPTISR9 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)
access : read-only

Enumeration:

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)
access : read-only

Enumeration:

0x0 : 0_BUSY

0 busy bank (all banks free)

0x1 : 1_BUSY

1 busy bank

0x2 : 2_BUSY

2 busy banks

0x3 : 3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)
access : read-only

Enumeration:

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)
access : read-only

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)
access : read-only

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)
access : read-only

BYCT : Byte Count
bits : 20 - 30 (11 bit)
access : read-only


HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMANXTDSC

Host DMA Channel Next Descriptor Address Register
address_offset : 0x1560 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMANXTDSC HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMANXTDSC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)


HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMAADDRESS

Host DMA Channel Address Register
address_offset : 0x1564 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMAADDRESS HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMAADDRESS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)


HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMACONTROL

Host DMA Channel Control Register
address_offset : 0x1568 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMACONTROL HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMACONTROL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)


HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMASTATUS

Host DMA Channel Status Register
address_offset : 0x156C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMASTATUS HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMASTATUS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)


HSTPIPICR_CTRL_MODE[2]

Host Pipe Clear Register
address_offset : 0x158C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPICR_CTRL_MODE[2] HSTPIPICR_CTRL_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_ISO_MODE[2]

Host Pipe Clear Register
address_offset : 0x158C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_ISO_MODE[2] HSTPIPICR_ISO_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC CRCERRIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_BLK_MODE[2]

Host Pipe Clear Register
address_offset : 0x158C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_BLK_MODE[2] HSTPIPICR_BLK_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_INTRPT_MODE[2]

Host Pipe Clear Register
address_offset : 0x158C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_INTRPT_MODE[2] HSTPIPICR_INTRPT_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTIDR_CTRL_MODE[8]

Device Endpoint Interrupt Disable Register
address_offset : 0x15D0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIDR_CTRL_MODE[8] DEVEPTIDR_CTRL_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_ISO_MODE[8]

Device Endpoint Interrupt Disable Register
address_offset : 0x15D0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_ISO_MODE[8] DEVEPTIDR_ISO_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC UNDERFEC HBISOINERREC HBISOFLUSHEC OVERFEC SHORTPACKETEC MDATAEC DATAXEC ERRORTRANSEC NBUSYBKEC FIFOCONC EPDISHDMAC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFEC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERREC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHEC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

MDATAEC : MData Interrupt Clear
bits : 8 - 8 (1 bit)

DATAXEC : DataX Interrupt Clear
bits : 9 - 9 (1 bit)

ERRORTRANSEC : Transaction Error Interrupt Clear
bits : 10 - 10 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)


DEVEPTIDR_BLK_MODE[8]

Device Endpoint Interrupt Disable Register
address_offset : 0x15D0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_BLK_MODE[8] DEVEPTIDR_BLK_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_INTRPT_MODE[8]

Device Endpoint Interrupt Disable Register
address_offset : 0x15D0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_INTRPT_MODE[8] DEVEPTIDR_INTRPT_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTICR_CTRL_MODE0

Device Endpoint Interrupt Clear Register
address_offset : 0x160 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTICR_CTRL_MODE0 DEVEPTICR_CTRL_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_ISO_MODE0

Device Endpoint Interrupt Clear Register
address_offset : 0x160 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_ISO_MODE0 DEVEPTICR_ISO_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC UNDERFIC HBISOINERRIC HBISOFLUSHIC OVERFIC CRCERRIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERRIC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHIC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_BLK_MODE0

Device Endpoint Interrupt Clear Register
address_offset : 0x160 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_BLK_MODE0 DEVEPTICR_BLK_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_INTRPT_MODE0

Device Endpoint Interrupt Clear Register
address_offset : 0x160 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_INTRPT_MODE0 DEVEPTICR_INTRPT_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR0

Device Endpoint Clear Register (n = 0)
address_offset : 0x160 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTICR0 DEVEPTICR0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)
access : write-only

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only


DEVEPTICR0_ISOENPT

Device Endpoint Clear Register (n = 0)
address_offset : 0x160 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTICR0_ISOENPT DEVEPTICR0_ISOENPT write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC UNDERFIC HBISOINERRIC HBISOFLUSHIC OVERFIC CRCERRIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

HBISOINERRIC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)
access : write-only

HBISOFLUSHIC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only


DEVEPTIER_CTRL_MODE[9]

Device Endpoint Interrupt Enable Register
address_offset : 0x1604 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIER_CTRL_MODE[9] DEVEPTIER_CTRL_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_ISO_MODE[9]

Device Endpoint Interrupt Enable Register
address_offset : 0x1604 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_ISO_MODE[9] DEVEPTIER_ISO_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES UNDERFES HBISOINERRES HBISOFLUSHES OVERFES CRCERRES SHORTPACKETES MDATAES DATAXES ERRORTRANSES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS RSTDTS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

HBISOINERRES : High Bandwidth Isochronous IN Underflow Error Interrupt Enable
bits : 3 - 3 (1 bit)

HBISOFLUSHES : High Bandwidth Isochronous IN Flush Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

MDATAES : MData Interrupt Enable
bits : 8 - 8 (1 bit)

DATAXES : DataX Interrupt Enable
bits : 9 - 9 (1 bit)

ERRORTRANSES : Transaction Error Interrupt Enable
bits : 10 - 10 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVEPTIER_BLK_MODE[9]

Device Endpoint Interrupt Enable Register
address_offset : 0x1604 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_BLK_MODE[9] DEVEPTIER_BLK_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_INTRPT_MODE[9]

Device Endpoint Interrupt Enable Register
address_offset : 0x1604 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_INTRPT_MODE[9] DEVEPTIER_INTRPT_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTICR_CTRL_MODE1

Device Endpoint Interrupt Clear Register
address_offset : 0x164 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTICR_CTRL_MODE1 DEVEPTICR_CTRL_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_ISO_MODE1

Device Endpoint Interrupt Clear Register
address_offset : 0x164 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_ISO_MODE1 DEVEPTICR_ISO_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC UNDERFIC HBISOINERRIC HBISOFLUSHIC OVERFIC CRCERRIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERRIC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHIC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_BLK_MODE1

Device Endpoint Interrupt Clear Register
address_offset : 0x164 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_BLK_MODE1 DEVEPTICR_BLK_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_INTRPT_MODE1

Device Endpoint Interrupt Clear Register
address_offset : 0x164 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_INTRPT_MODE1 DEVEPTICR_INTRPT_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR1

Device Endpoint Clear Register (n = 0)
address_offset : 0x164 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTICR1 DEVEPTICR1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)
access : write-only

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only


HSTPIPIFR_CTRL_MODE[2]

Host Pipe Set Register
address_offset : 0x164C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIFR_CTRL_MODE[2] HSTPIPIFR_CTRL_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_ISO_MODE[2]

Host Pipe Set Register
address_offset : 0x164C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_ISO_MODE[2] HSTPIPIFR_ISO_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS CRCERRIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_BLK_MODE[2]

Host Pipe Set Register
address_offset : 0x164C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_BLK_MODE[2] HSTPIPIFR_BLK_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_INTRPT_MODE[2]

Host Pipe Set Register
address_offset : 0x164C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_INTRPT_MODE[2] HSTPIPIFR_INTRPT_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


DEVEPTICR_CTRL_MODE2

Device Endpoint Interrupt Clear Register
address_offset : 0x168 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTICR_CTRL_MODE2 DEVEPTICR_CTRL_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_ISO_MODE2

Device Endpoint Interrupt Clear Register
address_offset : 0x168 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_ISO_MODE2 DEVEPTICR_ISO_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC UNDERFIC HBISOINERRIC HBISOFLUSHIC OVERFIC CRCERRIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERRIC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHIC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_BLK_MODE2

Device Endpoint Interrupt Clear Register
address_offset : 0x168 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_BLK_MODE2 DEVEPTICR_BLK_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_INTRPT_MODE2

Device Endpoint Interrupt Clear Register
address_offset : 0x168 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_INTRPT_MODE2 DEVEPTICR_INTRPT_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR2

Device Endpoint Clear Register (n = 0)
address_offset : 0x168 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTICR2 DEVEPTICR2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)
access : write-only

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only


DEVEPTICR_CTRL_MODE3

Device Endpoint Interrupt Clear Register
address_offset : 0x16C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTICR_CTRL_MODE3 DEVEPTICR_CTRL_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_ISO_MODE3

Device Endpoint Interrupt Clear Register
address_offset : 0x16C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_ISO_MODE3 DEVEPTICR_ISO_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC UNDERFIC HBISOINERRIC HBISOFLUSHIC OVERFIC CRCERRIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERRIC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHIC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_BLK_MODE3

Device Endpoint Interrupt Clear Register
address_offset : 0x16C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_BLK_MODE3 DEVEPTICR_BLK_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_INTRPT_MODE3

Device Endpoint Interrupt Clear Register
address_offset : 0x16C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_INTRPT_MODE3 DEVEPTICR_INTRPT_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR3

Device Endpoint Clear Register (n = 0)
address_offset : 0x16C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTICR3 DEVEPTICR3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)
access : write-only

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only


DEVDMA[6]-USBHS_DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMANXTDSC

Device DMA Channel Next Descriptor Address Register
address_offset : 0x16C0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[6]-USBHS_DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMANXTDSC DEVDMA[6]-USBHS_DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMANXTDSC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)


DEVDMA[6]-USBHS_DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMAADDRESS

Device DMA Channel Address Register
address_offset : 0x16C4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[6]-USBHS_DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMAADDRESS DEVDMA[6]-USBHS_DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMAADDRESS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)


DEVDMA[6]-USBHS_DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMACONTROL

Device DMA Channel Control Register
address_offset : 0x16C8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[6]-USBHS_DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMACONTROL DEVDMA[6]-USBHS_DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMACONTROL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)


DEVDMA[6]-USBHS_DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMASTATUS

Device DMA Channel Status Register
address_offset : 0x16CC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[6]-USBHS_DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMASTATUS DEVDMA[6]-USBHS_DEVDMA[5]-USBHS_DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMASTATUS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)


DEVEPTICR_CTRL_MODE4

Device Endpoint Interrupt Clear Register
address_offset : 0x170 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTICR_CTRL_MODE4 DEVEPTICR_CTRL_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_ISO_MODE4

Device Endpoint Interrupt Clear Register
address_offset : 0x170 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_ISO_MODE4 DEVEPTICR_ISO_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC UNDERFIC HBISOINERRIC HBISOFLUSHIC OVERFIC CRCERRIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERRIC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHIC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_BLK_MODE4

Device Endpoint Interrupt Clear Register
address_offset : 0x170 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_BLK_MODE4 DEVEPTICR_BLK_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_INTRPT_MODE4

Device Endpoint Interrupt Clear Register
address_offset : 0x170 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_INTRPT_MODE4 DEVEPTICR_INTRPT_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR4

Device Endpoint Clear Register (n = 0)
address_offset : 0x170 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTICR4 DEVEPTICR4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)
access : write-only

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only


HSTPIPIMR_CTRL_MODE[2]

Host Pipe Mask Register
address_offset : 0x170C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIMR_CTRL_MODE[2] HSTPIPIMR_CTRL_MODE[2] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_ISO_MODE[2]

Host Pipe Mask Register
address_offset : 0x170C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_ISO_MODE[2] HSTPIPIMR_ISO_MODE[2] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE CRCERRE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_BLK_MODE[2]

Host Pipe Mask Register
address_offset : 0x170C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_BLK_MODE[2] HSTPIPIMR_BLK_MODE[2] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_INTRPT_MODE[2]

Host Pipe Mask Register
address_offset : 0x170C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_INTRPT_MODE[2] HSTPIPIMR_INTRPT_MODE[2] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVEPTICR_CTRL_MODE5

Device Endpoint Interrupt Clear Register
address_offset : 0x174 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTICR_CTRL_MODE5 DEVEPTICR_CTRL_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_ISO_MODE5

Device Endpoint Interrupt Clear Register
address_offset : 0x174 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_ISO_MODE5 DEVEPTICR_ISO_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC UNDERFIC HBISOINERRIC HBISOFLUSHIC OVERFIC CRCERRIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERRIC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHIC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_BLK_MODE5

Device Endpoint Interrupt Clear Register
address_offset : 0x174 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_BLK_MODE5 DEVEPTICR_BLK_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_INTRPT_MODE5

Device Endpoint Interrupt Clear Register
address_offset : 0x174 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_INTRPT_MODE5 DEVEPTICR_INTRPT_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR5

Device Endpoint Clear Register (n = 0)
address_offset : 0x174 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTICR5 DEVEPTICR5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)
access : write-only

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only


DEVEPTICR_CTRL_MODE6

Device Endpoint Interrupt Clear Register
address_offset : 0x178 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTICR_CTRL_MODE6 DEVEPTICR_CTRL_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_ISO_MODE6

Device Endpoint Interrupt Clear Register
address_offset : 0x178 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_ISO_MODE6 DEVEPTICR_ISO_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC UNDERFIC HBISOINERRIC HBISOFLUSHIC OVERFIC CRCERRIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERRIC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHIC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_BLK_MODE6

Device Endpoint Interrupt Clear Register
address_offset : 0x178 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_BLK_MODE6 DEVEPTICR_BLK_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_INTRPT_MODE6

Device Endpoint Interrupt Clear Register
address_offset : 0x178 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_INTRPT_MODE6 DEVEPTICR_INTRPT_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR6

Device Endpoint Clear Register (n = 0)
address_offset : 0x178 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTICR6 DEVEPTICR6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)
access : write-only

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only


DEVEPTICR_CTRL_MODE7

Device Endpoint Interrupt Clear Register
address_offset : 0x17C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTICR_CTRL_MODE7 DEVEPTICR_CTRL_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_ISO_MODE7

Device Endpoint Interrupt Clear Register
address_offset : 0x17C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_ISO_MODE7 DEVEPTICR_ISO_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC UNDERFIC HBISOINERRIC HBISOFLUSHIC OVERFIC CRCERRIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERRIC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHIC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_BLK_MODE7

Device Endpoint Interrupt Clear Register
address_offset : 0x17C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_BLK_MODE7 DEVEPTICR_BLK_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_INTRPT_MODE7

Device Endpoint Interrupt Clear Register
address_offset : 0x17C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_INTRPT_MODE7 DEVEPTICR_INTRPT_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR7

Device Endpoint Clear Register (n = 0)
address_offset : 0x17C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTICR7 DEVEPTICR7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)
access : write-only

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only


HSTPIPIER_CTRL_MODE[2]

Host Pipe Enable Register
address_offset : 0x17CC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIER_CTRL_MODE[2] HSTPIPIER_CTRL_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_ISO_MODE[2]

Host Pipe Enable Register
address_offset : 0x17CC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_ISO_MODE[2] HSTPIPIER_ISO_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES CRCERRES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_BLK_MODE[2]

Host Pipe Enable Register
address_offset : 0x17CC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_BLK_MODE[2] HSTPIPIER_BLK_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_INTRPT_MODE[2]

Host Pipe Enable Register
address_offset : 0x17CC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_INTRPT_MODE[2] HSTPIPIER_INTRPT_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVIER

Device Global Interrupt Enable Register
address_offset : 0x18 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVIER DEVIER write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SUSPES MSOFES SOFES EORSTES WAKEUPES EORSMES UPRSMES PEP_0 PEP_1 PEP_2 PEP_3 PEP_4 PEP_5 PEP_6 PEP_7 PEP_8 PEP_9 DMA_1 DMA_2 DMA_3 DMA_4 DMA_5 DMA_6 DMA_7

SUSPES : Suspend Interrupt Enable
bits : 0 - 0 (1 bit)

MSOFES : Micro Start of Frame Interrupt Enable
bits : 1 - 1 (1 bit)

SOFES : Start of Frame Interrupt Enable
bits : 2 - 2 (1 bit)

EORSTES : End of Reset Interrupt Enable
bits : 3 - 3 (1 bit)

WAKEUPES : Wake-Up Interrupt Enable
bits : 4 - 4 (1 bit)

EORSMES : End of Resume Interrupt Enable
bits : 5 - 5 (1 bit)

UPRSMES : Upstream Resume Interrupt Enable
bits : 6 - 6 (1 bit)

PEP_0 : Endpoint 0 Interrupt Enable
bits : 12 - 12 (1 bit)

PEP_1 : Endpoint 1 Interrupt Enable
bits : 13 - 13 (1 bit)

PEP_2 : Endpoint 2 Interrupt Enable
bits : 14 - 14 (1 bit)

PEP_3 : Endpoint 3 Interrupt Enable
bits : 15 - 15 (1 bit)

PEP_4 : Endpoint 4 Interrupt Enable
bits : 16 - 16 (1 bit)

PEP_5 : Endpoint 5 Interrupt Enable
bits : 17 - 17 (1 bit)

PEP_6 : Endpoint 6 Interrupt Enable
bits : 18 - 18 (1 bit)

PEP_7 : Endpoint 7 Interrupt Enable
bits : 19 - 19 (1 bit)

PEP_8 : Endpoint 8 Interrupt Enable
bits : 20 - 20 (1 bit)

PEP_9 : Endpoint 9 Interrupt Enable
bits : 21 - 21 (1 bit)

DMA_1 : DMA Channel 1 Interrupt Enable
bits : 25 - 25 (1 bit)

DMA_2 : DMA Channel 2 Interrupt Enable
bits : 26 - 26 (1 bit)

DMA_3 : DMA Channel 3 Interrupt Enable
bits : 27 - 27 (1 bit)

DMA_4 : DMA Channel 4 Interrupt Enable
bits : 28 - 28 (1 bit)

DMA_5 : DMA Channel 5 Interrupt Enable
bits : 29 - 29 (1 bit)

DMA_6 : DMA Channel 6 Interrupt Enable
bits : 30 - 30 (1 bit)

DMA_7 : DMA Channel 7 Interrupt Enable
bits : 31 - 31 (1 bit)


DEVEPTICR_CTRL_MODE8

Device Endpoint Interrupt Clear Register
address_offset : 0x180 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTICR_CTRL_MODE8 DEVEPTICR_CTRL_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_ISO_MODE8

Device Endpoint Interrupt Clear Register
address_offset : 0x180 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_ISO_MODE8 DEVEPTICR_ISO_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC UNDERFIC HBISOINERRIC HBISOFLUSHIC OVERFIC CRCERRIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERRIC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHIC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_BLK_MODE8

Device Endpoint Interrupt Clear Register
address_offset : 0x180 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_BLK_MODE8 DEVEPTICR_BLK_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_INTRPT_MODE8

Device Endpoint Interrupt Clear Register
address_offset : 0x180 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_INTRPT_MODE8 DEVEPTICR_INTRPT_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR8

Device Endpoint Clear Register (n = 0)
address_offset : 0x180 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTICR8 DEVEPTICR8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)
access : write-only

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only


DEVEPTIDR_CTRL_MODE[9]

Device Endpoint Interrupt Disable Register
address_offset : 0x1814 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIDR_CTRL_MODE[9] DEVEPTIDR_CTRL_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_ISO_MODE[9]

Device Endpoint Interrupt Disable Register
address_offset : 0x1814 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_ISO_MODE[9] DEVEPTIDR_ISO_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC UNDERFEC HBISOINERREC HBISOFLUSHEC OVERFEC SHORTPACKETEC MDATAEC DATAXEC ERRORTRANSEC NBUSYBKEC FIFOCONC EPDISHDMAC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFEC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERREC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHEC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

MDATAEC : MData Interrupt Clear
bits : 8 - 8 (1 bit)

DATAXEC : DataX Interrupt Clear
bits : 9 - 9 (1 bit)

ERRORTRANSEC : Transaction Error Interrupt Clear
bits : 10 - 10 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)


DEVEPTIDR_BLK_MODE[9]

Device Endpoint Interrupt Disable Register
address_offset : 0x1814 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_BLK_MODE[9] DEVEPTIDR_BLK_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_INTRPT_MODE[9]

Device Endpoint Interrupt Disable Register
address_offset : 0x1814 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_INTRPT_MODE[9] DEVEPTIDR_INTRPT_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTICR_CTRL_MODE9

Device Endpoint Interrupt Clear Register
address_offset : 0x184 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTICR_CTRL_MODE9 DEVEPTICR_CTRL_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_ISO_MODE9

Device Endpoint Interrupt Clear Register
address_offset : 0x184 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_ISO_MODE9 DEVEPTICR_ISO_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC UNDERFIC HBISOINERRIC HBISOFLUSHIC OVERFIC CRCERRIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERRIC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHIC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_BLK_MODE9

Device Endpoint Interrupt Clear Register
address_offset : 0x184 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_BLK_MODE9 DEVEPTICR_BLK_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_INTRPT_MODE9

Device Endpoint Interrupt Clear Register
address_offset : 0x184 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_INTRPT_MODE9 DEVEPTICR_INTRPT_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR9

Device Endpoint Clear Register (n = 0)
address_offset : 0x184 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTICR9 DEVEPTICR9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)
access : write-only

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only


HSTPIPIDR_CTRL_MODE[2]

Host Pipe Disable Register
address_offset : 0x188C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIDR_CTRL_MODE[2] HSTPIPIDR_CTRL_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_ISO_MODE[2]

Host Pipe Disable Register
address_offset : 0x188C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_ISO_MODE[2] HSTPIPIDR_ISO_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC CRCERREC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

CRCERREC : CRC Error Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_BLK_MODE[2]

Host Pipe Disable Register
address_offset : 0x188C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_BLK_MODE[2] HSTPIPIDR_BLK_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_INTRPT_MODE[2]

Host Pipe Disable Register
address_offset : 0x188C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_INTRPT_MODE[2] HSTPIPIDR_INTRPT_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


DEVEPTIFR_CTRL_MODE0

Device Endpoint Interrupt Set Register
address_offset : 0x190 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIFR_CTRL_MODE0 DEVEPTIFR_CTRL_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_ISO_MODE0

Device Endpoint Interrupt Set Register
address_offset : 0x190 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_ISO_MODE0 DEVEPTIFR_ISO_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS UNDERFIS HBISOINERRIS HBISOFLUSHIS OVERFIS CRCERRIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

HBISOINERRIS : High Bandwidth Isochronous IN Underflow Error Interrupt Set
bits : 3 - 3 (1 bit)

HBISOFLUSHIS : High Bandwidth Isochronous IN Flush Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_BLK_MODE0

Device Endpoint Interrupt Set Register
address_offset : 0x190 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_BLK_MODE0 DEVEPTIFR_BLK_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_INTRPT_MODE0

Device Endpoint Interrupt Set Register
address_offset : 0x190 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_INTRPT_MODE0 DEVEPTIFR_INTRPT_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR0

Device Endpoint Set Register (n = 0)
address_offset : 0x190 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIFR0 DEVEPTIFR0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)
access : write-only

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)
access : write-only

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)
access : write-only

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)
access : write-only

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)
access : write-only

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)
access : write-only


DEVEPTIFR0_ISOENPT

Device Endpoint Set Register (n = 0)
address_offset : 0x190 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIFR0_ISOENPT DEVEPTIFR0_ISOENPT write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS UNDERFIS HBISOINERRIS HBISOFLUSHIS OVERFIS CRCERRIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)
access : write-only

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)
access : write-only

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)
access : write-only

HBISOINERRIS : High Bandwidth Isochronous IN Underflow Error Interrupt Set
bits : 3 - 3 (1 bit)
access : write-only

HBISOFLUSHIS : High Bandwidth Isochronous IN Flush Interrupt Set
bits : 4 - 4 (1 bit)
access : write-only

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)
access : write-only

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)
access : write-only


HSTPIPCFG[3]

Host Pipe Configuration Register
address_offset : 0x1918 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPCFG[3] HSTPIPCFG[3] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM INTFRQ

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

INTFRQ : Pipe Interrupt Request Frequency
bits : 24 - 31 (8 bit)


HSTPIPCFG_CTRL_BULK_MODE[3]

Host Pipe Configuration Register
address_offset : 0x1918 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
alternate_register : USBHS_HSTPIPCFG[%s]
reset_Mask : 0x0

HSTPIPCFG_CTRL_BULK_MODE[3] HSTPIPCFG_CTRL_BULK_MODE[3] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM PINGEN BINTERVAL

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

PINGEN : Ping Enable
bits : 20 - 20 (1 bit)

BINTERVAL : bInterval Parameter for the Bulk-Out/Ping Transaction
bits : 24 - 31 (8 bit)


DEVEPTIFR_CTRL_MODE1

Device Endpoint Interrupt Set Register
address_offset : 0x194 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIFR_CTRL_MODE1 DEVEPTIFR_CTRL_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_ISO_MODE1

Device Endpoint Interrupt Set Register
address_offset : 0x194 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_ISO_MODE1 DEVEPTIFR_ISO_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS UNDERFIS HBISOINERRIS HBISOFLUSHIS OVERFIS CRCERRIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

HBISOINERRIS : High Bandwidth Isochronous IN Underflow Error Interrupt Set
bits : 3 - 3 (1 bit)

HBISOFLUSHIS : High Bandwidth Isochronous IN Flush Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_BLK_MODE1

Device Endpoint Interrupt Set Register
address_offset : 0x194 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_BLK_MODE1 DEVEPTIFR_BLK_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_INTRPT_MODE1

Device Endpoint Interrupt Set Register
address_offset : 0x194 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_INTRPT_MODE1 DEVEPTIFR_INTRPT_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR1

Device Endpoint Set Register (n = 0)
address_offset : 0x194 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIFR1 DEVEPTIFR1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)
access : write-only

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)
access : write-only

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)
access : write-only

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)
access : write-only

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)
access : write-only

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)
access : write-only


HSTPIPINRQ[2]

Host Pipe IN Request Register
address_offset : 0x194C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPINRQ[2] HSTPIPINRQ[2] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INRQ INMODE

INRQ : IN Request Number before Freeze
bits : 0 - 7 (8 bit)

INMODE : IN Request Mode
bits : 8 - 8 (1 bit)


DEVEPTIFR_CTRL_MODE2

Device Endpoint Interrupt Set Register
address_offset : 0x198 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIFR_CTRL_MODE2 DEVEPTIFR_CTRL_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_ISO_MODE2

Device Endpoint Interrupt Set Register
address_offset : 0x198 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_ISO_MODE2 DEVEPTIFR_ISO_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS UNDERFIS HBISOINERRIS HBISOFLUSHIS OVERFIS CRCERRIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

HBISOINERRIS : High Bandwidth Isochronous IN Underflow Error Interrupt Set
bits : 3 - 3 (1 bit)

HBISOFLUSHIS : High Bandwidth Isochronous IN Flush Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_BLK_MODE2

Device Endpoint Interrupt Set Register
address_offset : 0x198 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_BLK_MODE2 DEVEPTIFR_BLK_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_INTRPT_MODE2

Device Endpoint Interrupt Set Register
address_offset : 0x198 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_INTRPT_MODE2 DEVEPTIFR_INTRPT_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR2

Device Endpoint Set Register (n = 0)
address_offset : 0x198 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIFR2 DEVEPTIFR2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)
access : write-only

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)
access : write-only

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)
access : write-only

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)
access : write-only

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)
access : write-only

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)
access : write-only


DEVEPTIFR_CTRL_MODE3

Device Endpoint Interrupt Set Register
address_offset : 0x19C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIFR_CTRL_MODE3 DEVEPTIFR_CTRL_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_ISO_MODE3

Device Endpoint Interrupt Set Register
address_offset : 0x19C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_ISO_MODE3 DEVEPTIFR_ISO_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS UNDERFIS HBISOINERRIS HBISOFLUSHIS OVERFIS CRCERRIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

HBISOINERRIS : High Bandwidth Isochronous IN Underflow Error Interrupt Set
bits : 3 - 3 (1 bit)

HBISOFLUSHIS : High Bandwidth Isochronous IN Flush Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_BLK_MODE3

Device Endpoint Interrupt Set Register
address_offset : 0x19C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_BLK_MODE3 DEVEPTIFR_BLK_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_INTRPT_MODE3

Device Endpoint Interrupt Set Register
address_offset : 0x19C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_INTRPT_MODE3 DEVEPTIFR_INTRPT_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR3

Device Endpoint Set Register (n = 0)
address_offset : 0x19C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIFR3 DEVEPTIFR3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)
access : write-only

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)
access : write-only

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)
access : write-only

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)
access : write-only

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)
access : write-only

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)
access : write-only


DEVEPTIFR_CTRL_MODE4

Device Endpoint Interrupt Set Register
address_offset : 0x1A0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIFR_CTRL_MODE4 DEVEPTIFR_CTRL_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_ISO_MODE4

Device Endpoint Interrupt Set Register
address_offset : 0x1A0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_ISO_MODE4 DEVEPTIFR_ISO_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS UNDERFIS HBISOINERRIS HBISOFLUSHIS OVERFIS CRCERRIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

HBISOINERRIS : High Bandwidth Isochronous IN Underflow Error Interrupt Set
bits : 3 - 3 (1 bit)

HBISOFLUSHIS : High Bandwidth Isochronous IN Flush Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_BLK_MODE4

Device Endpoint Interrupt Set Register
address_offset : 0x1A0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_BLK_MODE4 DEVEPTIFR_BLK_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_INTRPT_MODE4

Device Endpoint Interrupt Set Register
address_offset : 0x1A0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_INTRPT_MODE4 DEVEPTIFR_INTRPT_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR4

Device Endpoint Set Register (n = 0)
address_offset : 0x1A0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIFR4 DEVEPTIFR4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)
access : write-only

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)
access : write-only

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)
access : write-only

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)
access : write-only

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)
access : write-only

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)
access : write-only


HSTPIPISR_CTRL_MODE[3]

Host Pipe Status Register
address_offset : 0x1A08 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPISR_CTRL_MODE[3] HSTPIPISR_CTRL_MODE[3] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_ISO_MODE[3]

Host Pipe Status Register
address_offset : 0x1A08 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_ISO_MODE[3] HSTPIPISR_ISO_MODE[3] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI CRCERRI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_BLK_MODE[3]

Host Pipe Status Register
address_offset : 0x1A08 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_BLK_MODE[3] HSTPIPISR_BLK_MODE[3] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_INTRPT_MODE[3]

Host Pipe Status Register
address_offset : 0x1A08 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_INTRPT_MODE[3] HSTPIPISR_INTRPT_MODE[3] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPERR[2]

Host Pipe Error Register
address_offset : 0x1A0C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPERR[2] HSTPIPERR[2] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DATATGL DATAPID PID TIMEOUT CRC16 COUNTER

DATATGL : Data Toggle Error
bits : 0 - 0 (1 bit)

DATAPID : Data PID Error
bits : 1 - 1 (1 bit)

PID : Data PID Error
bits : 2 - 2 (1 bit)

TIMEOUT : Time-Out Error
bits : 3 - 3 (1 bit)

CRC16 : CRC16 Error
bits : 4 - 4 (1 bit)

COUNTER : Error Counter
bits : 5 - 6 (2 bit)


DEVEPTIFR_CTRL_MODE5

Device Endpoint Interrupt Set Register
address_offset : 0x1A4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIFR_CTRL_MODE5 DEVEPTIFR_CTRL_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_ISO_MODE5

Device Endpoint Interrupt Set Register
address_offset : 0x1A4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_ISO_MODE5 DEVEPTIFR_ISO_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS UNDERFIS HBISOINERRIS HBISOFLUSHIS OVERFIS CRCERRIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

HBISOINERRIS : High Bandwidth Isochronous IN Underflow Error Interrupt Set
bits : 3 - 3 (1 bit)

HBISOFLUSHIS : High Bandwidth Isochronous IN Flush Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_BLK_MODE5

Device Endpoint Interrupt Set Register
address_offset : 0x1A4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_BLK_MODE5 DEVEPTIFR_BLK_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_INTRPT_MODE5

Device Endpoint Interrupt Set Register
address_offset : 0x1A4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_INTRPT_MODE5 DEVEPTIFR_INTRPT_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR5

Device Endpoint Set Register (n = 0)
address_offset : 0x1A4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIFR5 DEVEPTIFR5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)
access : write-only

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)
access : write-only

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)
access : write-only

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)
access : write-only

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)
access : write-only

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)
access : write-only


DEVEPTIFR_CTRL_MODE6

Device Endpoint Interrupt Set Register
address_offset : 0x1A8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIFR_CTRL_MODE6 DEVEPTIFR_CTRL_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_ISO_MODE6

Device Endpoint Interrupt Set Register
address_offset : 0x1A8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_ISO_MODE6 DEVEPTIFR_ISO_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS UNDERFIS HBISOINERRIS HBISOFLUSHIS OVERFIS CRCERRIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

HBISOINERRIS : High Bandwidth Isochronous IN Underflow Error Interrupt Set
bits : 3 - 3 (1 bit)

HBISOFLUSHIS : High Bandwidth Isochronous IN Flush Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_BLK_MODE6

Device Endpoint Interrupt Set Register
address_offset : 0x1A8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_BLK_MODE6 DEVEPTIFR_BLK_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_INTRPT_MODE6

Device Endpoint Interrupt Set Register
address_offset : 0x1A8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_INTRPT_MODE6 DEVEPTIFR_INTRPT_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR6

Device Endpoint Set Register (n = 0)
address_offset : 0x1A8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIFR6 DEVEPTIFR6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)
access : write-only

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)
access : write-only

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)
access : write-only

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)
access : write-only

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)
access : write-only

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)
access : write-only


DEVEPTIFR_CTRL_MODE7

Device Endpoint Interrupt Set Register
address_offset : 0x1AC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIFR_CTRL_MODE7 DEVEPTIFR_CTRL_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_ISO_MODE7

Device Endpoint Interrupt Set Register
address_offset : 0x1AC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_ISO_MODE7 DEVEPTIFR_ISO_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS UNDERFIS HBISOINERRIS HBISOFLUSHIS OVERFIS CRCERRIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

HBISOINERRIS : High Bandwidth Isochronous IN Underflow Error Interrupt Set
bits : 3 - 3 (1 bit)

HBISOFLUSHIS : High Bandwidth Isochronous IN Flush Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_BLK_MODE7

Device Endpoint Interrupt Set Register
address_offset : 0x1AC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_BLK_MODE7 DEVEPTIFR_BLK_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_INTRPT_MODE7

Device Endpoint Interrupt Set Register
address_offset : 0x1AC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_INTRPT_MODE7 DEVEPTIFR_INTRPT_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR7

Device Endpoint Set Register (n = 0)
address_offset : 0x1AC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIFR7 DEVEPTIFR7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)
access : write-only

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)
access : write-only

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)
access : write-only

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)
access : write-only

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)
access : write-only

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)
access : write-only


HSTPIPICR_CTRL_MODE[3]

Host Pipe Clear Register
address_offset : 0x1AF8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPICR_CTRL_MODE[3] HSTPIPICR_CTRL_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_ISO_MODE[3]

Host Pipe Clear Register
address_offset : 0x1AF8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_ISO_MODE[3] HSTPIPICR_ISO_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC CRCERRIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_BLK_MODE[3]

Host Pipe Clear Register
address_offset : 0x1AF8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_BLK_MODE[3] HSTPIPICR_BLK_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_INTRPT_MODE[3]

Host Pipe Clear Register
address_offset : 0x1AF8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_INTRPT_MODE[3] HSTPIPICR_INTRPT_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTIFR_CTRL_MODE8

Device Endpoint Interrupt Set Register
address_offset : 0x1B0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIFR_CTRL_MODE8 DEVEPTIFR_CTRL_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_ISO_MODE8

Device Endpoint Interrupt Set Register
address_offset : 0x1B0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_ISO_MODE8 DEVEPTIFR_ISO_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS UNDERFIS HBISOINERRIS HBISOFLUSHIS OVERFIS CRCERRIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

HBISOINERRIS : High Bandwidth Isochronous IN Underflow Error Interrupt Set
bits : 3 - 3 (1 bit)

HBISOFLUSHIS : High Bandwidth Isochronous IN Flush Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_BLK_MODE8

Device Endpoint Interrupt Set Register
address_offset : 0x1B0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_BLK_MODE8 DEVEPTIFR_BLK_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_INTRPT_MODE8

Device Endpoint Interrupt Set Register
address_offset : 0x1B0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_INTRPT_MODE8 DEVEPTIFR_INTRPT_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR8

Device Endpoint Set Register (n = 0)
address_offset : 0x1B0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIFR8 DEVEPTIFR8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)
access : write-only

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)
access : write-only

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)
access : write-only

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)
access : write-only

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)
access : write-only

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)
access : write-only


DEVEPTIFR_CTRL_MODE9

Device Endpoint Interrupt Set Register
address_offset : 0x1B4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIFR_CTRL_MODE9 DEVEPTIFR_CTRL_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_ISO_MODE9

Device Endpoint Interrupt Set Register
address_offset : 0x1B4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_ISO_MODE9 DEVEPTIFR_ISO_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS UNDERFIS HBISOINERRIS HBISOFLUSHIS OVERFIS CRCERRIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

HBISOINERRIS : High Bandwidth Isochronous IN Underflow Error Interrupt Set
bits : 3 - 3 (1 bit)

HBISOFLUSHIS : High Bandwidth Isochronous IN Flush Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_BLK_MODE9

Device Endpoint Interrupt Set Register
address_offset : 0x1B4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_BLK_MODE9 DEVEPTIFR_BLK_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_INTRPT_MODE9

Device Endpoint Interrupt Set Register
address_offset : 0x1B4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_INTRPT_MODE9 DEVEPTIFR_INTRPT_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR9

Device Endpoint Set Register (n = 0)
address_offset : 0x1B4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIFR9 DEVEPTIFR9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)
access : write-only

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)
access : write-only

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)
access : write-only

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)
access : write-only

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)
access : write-only

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)
access : write-only


HSTPIPIFR_CTRL_MODE[3]

Host Pipe Set Register
address_offset : 0x1BE8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIFR_CTRL_MODE[3] HSTPIPIFR_CTRL_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_ISO_MODE[3]

Host Pipe Set Register
address_offset : 0x1BE8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_ISO_MODE[3] HSTPIPIFR_ISO_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS CRCERRIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_BLK_MODE[3]

Host Pipe Set Register
address_offset : 0x1BE8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_BLK_MODE[3] HSTPIPIFR_BLK_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_INTRPT_MODE[3]

Host Pipe Set Register
address_offset : 0x1BE8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_INTRPT_MODE[3] HSTPIPIFR_INTRPT_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


DEVEPT

Device Endpoint Register
address_offset : 0x1C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVEPT DEVEPT read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 EPEN0 EPEN1 EPEN2 EPEN3 EPEN4 EPEN5 EPEN6 EPEN7 EPEN8 EPEN9 EPRST0 EPRST1 EPRST2 EPRST3 EPRST4 EPRST5 EPRST6 EPRST7 EPRST8 EPRST9

EPEN0 : Endpoint 0 Enable
bits : 0 - 0 (1 bit)

EPEN1 : Endpoint 1 Enable
bits : 1 - 1 (1 bit)

EPEN2 : Endpoint 2 Enable
bits : 2 - 2 (1 bit)

EPEN3 : Endpoint 3 Enable
bits : 3 - 3 (1 bit)

EPEN4 : Endpoint 4 Enable
bits : 4 - 4 (1 bit)

EPEN5 : Endpoint 5 Enable
bits : 5 - 5 (1 bit)

EPEN6 : Endpoint 6 Enable
bits : 6 - 6 (1 bit)

EPEN7 : Endpoint 7 Enable
bits : 7 - 7 (1 bit)

EPEN8 : Endpoint 8 Enable
bits : 8 - 8 (1 bit)

EPEN9 : Endpoint 9 Enable
bits : 9 - 9 (1 bit)

EPRST0 : Endpoint 0 Reset
bits : 16 - 16 (1 bit)

EPRST1 : Endpoint 1 Reset
bits : 17 - 17 (1 bit)

EPRST2 : Endpoint 2 Reset
bits : 18 - 18 (1 bit)

EPRST3 : Endpoint 3 Reset
bits : 19 - 19 (1 bit)

EPRST4 : Endpoint 4 Reset
bits : 20 - 20 (1 bit)

EPRST5 : Endpoint 5 Reset
bits : 21 - 21 (1 bit)

EPRST6 : Endpoint 6 Reset
bits : 22 - 22 (1 bit)

EPRST7 : Endpoint 7 Reset
bits : 23 - 23 (1 bit)

EPRST8 : Endpoint 8 Reset
bits : 24 - 24 (1 bit)

EPRST9 : Endpoint 9 Reset
bits : 25 - 25 (1 bit)


DEVEPTIMR_CTRL_MODE0

Device Endpoint Interrupt Mask Register
address_offset : 0x1C0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIMR_CTRL_MODE0 DEVEPTIMR_CTRL_MODE0 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_ISO_MODE0

Device Endpoint Interrupt Mask Register
address_offset : 0x1C0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_ISO_MODE0 DEVEPTIMR_ISO_MODE0 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE UNDERFE HBISOINERRE HBISOFLUSHE OVERFE CRCERRE SHORTPACKETE MDATAE DATAXE ERRORTRANSE NBUSYBKE KILLBK FIFOCON EPDISHDMA RSTDT

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFE : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRE : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHE : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

MDATAE : MData Interrupt
bits : 8 - 8 (1 bit)

DATAXE : DataX Interrupt
bits : 9 - 9 (1 bit)

ERRORTRANSE : Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVEPTIMR_BLK_MODE0

Device Endpoint Interrupt Mask Register
address_offset : 0x1C0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_BLK_MODE0 DEVEPTIMR_BLK_MODE0 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_INTRPT_MODE0

Device Endpoint Interrupt Mask Register
address_offset : 0x1C0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_INTRPT_MODE0 DEVEPTIMR_INTRPT_MODE0 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR0

Device Endpoint Mask Register (n = 0)
address_offset : 0x1C0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

DEVEPTIMR0 DEVEPTIMR0 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)
access : read-only

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)
access : read-only

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)
access : read-only

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)
access : read-only

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)
access : read-only

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)
access : read-only

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)
access : read-only


DEVEPTIMR0_ISOENPT

Device Endpoint Mask Register (n = 0)
address_offset : 0x1C0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

DEVEPTIMR0_ISOENPT DEVEPTIMR0_ISOENPT read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE UNDERFE HBISOINERRE HBISOFLUSHE OVERFE CRCERRE SHORTPACKETE MDATAE DATAXE ERRORTRANSE NBUSYBKE KILLBK FIFOCON EPDISHDMA RSTDT

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

UNDERFE : Underflow Interrupt
bits : 2 - 2 (1 bit)
access : read-only

HBISOINERRE : High Bandwidth Isochronous IN Error Interrupt
bits : 3 - 3 (1 bit)
access : read-only

HBISOFLUSHE : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

CRCERRE : CRC Error Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

MDATAE : MData Interrupt
bits : 8 - 8 (1 bit)
access : read-only

DATAXE : DataX Interrupt
bits : 9 - 9 (1 bit)
access : read-only

ERRORTRANSE : Transaction Error Interrupt
bits : 10 - 10 (1 bit)
access : read-only

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)
access : read-only

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)
access : read-only

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)
access : read-only

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)
access : read-only

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)
access : read-only


DEVEPTIMR_CTRL_MODE1

Device Endpoint Interrupt Mask Register
address_offset : 0x1C4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIMR_CTRL_MODE1 DEVEPTIMR_CTRL_MODE1 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_ISO_MODE1

Device Endpoint Interrupt Mask Register
address_offset : 0x1C4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_ISO_MODE1 DEVEPTIMR_ISO_MODE1 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE UNDERFE HBISOINERRE HBISOFLUSHE OVERFE CRCERRE SHORTPACKETE MDATAE DATAXE ERRORTRANSE NBUSYBKE KILLBK FIFOCON EPDISHDMA RSTDT

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFE : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRE : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHE : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

MDATAE : MData Interrupt
bits : 8 - 8 (1 bit)

DATAXE : DataX Interrupt
bits : 9 - 9 (1 bit)

ERRORTRANSE : Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVEPTIMR_BLK_MODE1

Device Endpoint Interrupt Mask Register
address_offset : 0x1C4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_BLK_MODE1 DEVEPTIMR_BLK_MODE1 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_INTRPT_MODE1

Device Endpoint Interrupt Mask Register
address_offset : 0x1C4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_INTRPT_MODE1 DEVEPTIMR_INTRPT_MODE1 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR1

Device Endpoint Mask Register (n = 0)
address_offset : 0x1C4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

DEVEPTIMR1 DEVEPTIMR1 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)
access : read-only

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)
access : read-only

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)
access : read-only

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)
access : read-only

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)
access : read-only

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)
access : read-only

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)
access : read-only


DEVEPTIMR_CTRL_MODE2

Device Endpoint Interrupt Mask Register
address_offset : 0x1C8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIMR_CTRL_MODE2 DEVEPTIMR_CTRL_MODE2 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_ISO_MODE2

Device Endpoint Interrupt Mask Register
address_offset : 0x1C8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_ISO_MODE2 DEVEPTIMR_ISO_MODE2 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE UNDERFE HBISOINERRE HBISOFLUSHE OVERFE CRCERRE SHORTPACKETE MDATAE DATAXE ERRORTRANSE NBUSYBKE KILLBK FIFOCON EPDISHDMA RSTDT

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFE : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRE : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHE : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

MDATAE : MData Interrupt
bits : 8 - 8 (1 bit)

DATAXE : DataX Interrupt
bits : 9 - 9 (1 bit)

ERRORTRANSE : Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVEPTIMR_BLK_MODE2

Device Endpoint Interrupt Mask Register
address_offset : 0x1C8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_BLK_MODE2 DEVEPTIMR_BLK_MODE2 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_INTRPT_MODE2

Device Endpoint Interrupt Mask Register
address_offset : 0x1C8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_INTRPT_MODE2 DEVEPTIMR_INTRPT_MODE2 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR2

Device Endpoint Mask Register (n = 0)
address_offset : 0x1C8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

DEVEPTIMR2 DEVEPTIMR2 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)
access : read-only

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)
access : read-only

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)
access : read-only

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)
access : read-only

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)
access : read-only

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)
access : read-only

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)
access : read-only


HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMANXTDSC

Host DMA Channel Next Descriptor Address Register
address_offset : 0x1CA0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMANXTDSC HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMANXTDSC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)


HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMAADDRESS

Host DMA Channel Address Register
address_offset : 0x1CA4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMAADDRESS HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMAADDRESS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)


HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMACONTROL

Host DMA Channel Control Register
address_offset : 0x1CA8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMACONTROL HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMACONTROL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)


HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMASTATUS

Host DMA Channel Status Register
address_offset : 0x1CAC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMASTATUS HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMASTATUS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)


DEVEPTIMR_CTRL_MODE3

Device Endpoint Interrupt Mask Register
address_offset : 0x1CC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIMR_CTRL_MODE3 DEVEPTIMR_CTRL_MODE3 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_ISO_MODE3

Device Endpoint Interrupt Mask Register
address_offset : 0x1CC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_ISO_MODE3 DEVEPTIMR_ISO_MODE3 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE UNDERFE HBISOINERRE HBISOFLUSHE OVERFE CRCERRE SHORTPACKETE MDATAE DATAXE ERRORTRANSE NBUSYBKE KILLBK FIFOCON EPDISHDMA RSTDT

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFE : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRE : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHE : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

MDATAE : MData Interrupt
bits : 8 - 8 (1 bit)

DATAXE : DataX Interrupt
bits : 9 - 9 (1 bit)

ERRORTRANSE : Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVEPTIMR_BLK_MODE3

Device Endpoint Interrupt Mask Register
address_offset : 0x1CC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_BLK_MODE3 DEVEPTIMR_BLK_MODE3 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_INTRPT_MODE3

Device Endpoint Interrupt Mask Register
address_offset : 0x1CC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_INTRPT_MODE3 DEVEPTIMR_INTRPT_MODE3 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR3

Device Endpoint Mask Register (n = 0)
address_offset : 0x1CC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

DEVEPTIMR3 DEVEPTIMR3 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)
access : read-only

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)
access : read-only

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)
access : read-only

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)
access : read-only

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)
access : read-only

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)
access : read-only

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)
access : read-only


HSTPIPIMR_CTRL_MODE[3]

Host Pipe Mask Register
address_offset : 0x1CD8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIMR_CTRL_MODE[3] HSTPIPIMR_CTRL_MODE[3] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_ISO_MODE[3]

Host Pipe Mask Register
address_offset : 0x1CD8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_ISO_MODE[3] HSTPIPIMR_ISO_MODE[3] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE CRCERRE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_BLK_MODE[3]

Host Pipe Mask Register
address_offset : 0x1CD8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_BLK_MODE[3] HSTPIPIMR_BLK_MODE[3] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_INTRPT_MODE[3]

Host Pipe Mask Register
address_offset : 0x1CD8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_INTRPT_MODE[3] HSTPIPIMR_INTRPT_MODE[3] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVEPTIMR_CTRL_MODE4

Device Endpoint Interrupt Mask Register
address_offset : 0x1D0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIMR_CTRL_MODE4 DEVEPTIMR_CTRL_MODE4 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_ISO_MODE4

Device Endpoint Interrupt Mask Register
address_offset : 0x1D0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_ISO_MODE4 DEVEPTIMR_ISO_MODE4 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE UNDERFE HBISOINERRE HBISOFLUSHE OVERFE CRCERRE SHORTPACKETE MDATAE DATAXE ERRORTRANSE NBUSYBKE KILLBK FIFOCON EPDISHDMA RSTDT

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFE : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRE : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHE : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

MDATAE : MData Interrupt
bits : 8 - 8 (1 bit)

DATAXE : DataX Interrupt
bits : 9 - 9 (1 bit)

ERRORTRANSE : Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVEPTIMR_BLK_MODE4

Device Endpoint Interrupt Mask Register
address_offset : 0x1D0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_BLK_MODE4 DEVEPTIMR_BLK_MODE4 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_INTRPT_MODE4

Device Endpoint Interrupt Mask Register
address_offset : 0x1D0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_INTRPT_MODE4 DEVEPTIMR_INTRPT_MODE4 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR4

Device Endpoint Mask Register (n = 0)
address_offset : 0x1D0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

DEVEPTIMR4 DEVEPTIMR4 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)
access : read-only

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)
access : read-only

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)
access : read-only

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)
access : read-only

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)
access : read-only

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)
access : read-only

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)
access : read-only


DEVEPTIMR_CTRL_MODE5

Device Endpoint Interrupt Mask Register
address_offset : 0x1D4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIMR_CTRL_MODE5 DEVEPTIMR_CTRL_MODE5 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_ISO_MODE5

Device Endpoint Interrupt Mask Register
address_offset : 0x1D4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_ISO_MODE5 DEVEPTIMR_ISO_MODE5 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE UNDERFE HBISOINERRE HBISOFLUSHE OVERFE CRCERRE SHORTPACKETE MDATAE DATAXE ERRORTRANSE NBUSYBKE KILLBK FIFOCON EPDISHDMA RSTDT

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFE : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRE : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHE : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

MDATAE : MData Interrupt
bits : 8 - 8 (1 bit)

DATAXE : DataX Interrupt
bits : 9 - 9 (1 bit)

ERRORTRANSE : Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVEPTIMR_BLK_MODE5

Device Endpoint Interrupt Mask Register
address_offset : 0x1D4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_BLK_MODE5 DEVEPTIMR_BLK_MODE5 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_INTRPT_MODE5

Device Endpoint Interrupt Mask Register
address_offset : 0x1D4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_INTRPT_MODE5 DEVEPTIMR_INTRPT_MODE5 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR5

Device Endpoint Mask Register (n = 0)
address_offset : 0x1D4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

DEVEPTIMR5 DEVEPTIMR5 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)
access : read-only

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)
access : read-only

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)
access : read-only

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)
access : read-only

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)
access : read-only

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)
access : read-only

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)
access : read-only


DEVEPTIMR_CTRL_MODE6

Device Endpoint Interrupt Mask Register
address_offset : 0x1D8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIMR_CTRL_MODE6 DEVEPTIMR_CTRL_MODE6 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_ISO_MODE6

Device Endpoint Interrupt Mask Register
address_offset : 0x1D8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_ISO_MODE6 DEVEPTIMR_ISO_MODE6 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE UNDERFE HBISOINERRE HBISOFLUSHE OVERFE CRCERRE SHORTPACKETE MDATAE DATAXE ERRORTRANSE NBUSYBKE KILLBK FIFOCON EPDISHDMA RSTDT

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFE : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRE : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHE : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

MDATAE : MData Interrupt
bits : 8 - 8 (1 bit)

DATAXE : DataX Interrupt
bits : 9 - 9 (1 bit)

ERRORTRANSE : Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVEPTIMR_BLK_MODE6

Device Endpoint Interrupt Mask Register
address_offset : 0x1D8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_BLK_MODE6 DEVEPTIMR_BLK_MODE6 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_INTRPT_MODE6

Device Endpoint Interrupt Mask Register
address_offset : 0x1D8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_INTRPT_MODE6 DEVEPTIMR_INTRPT_MODE6 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR6

Device Endpoint Mask Register (n = 0)
address_offset : 0x1D8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

DEVEPTIMR6 DEVEPTIMR6 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)
access : read-only

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)
access : read-only

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)
access : read-only

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)
access : read-only

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)
access : read-only

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)
access : read-only

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)
access : read-only


DEVEPTIMR_CTRL_MODE7

Device Endpoint Interrupt Mask Register
address_offset : 0x1DC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIMR_CTRL_MODE7 DEVEPTIMR_CTRL_MODE7 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_ISO_MODE7

Device Endpoint Interrupt Mask Register
address_offset : 0x1DC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_ISO_MODE7 DEVEPTIMR_ISO_MODE7 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE UNDERFE HBISOINERRE HBISOFLUSHE OVERFE CRCERRE SHORTPACKETE MDATAE DATAXE ERRORTRANSE NBUSYBKE KILLBK FIFOCON EPDISHDMA RSTDT

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFE : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRE : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHE : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

MDATAE : MData Interrupt
bits : 8 - 8 (1 bit)

DATAXE : DataX Interrupt
bits : 9 - 9 (1 bit)

ERRORTRANSE : Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVEPTIMR_BLK_MODE7

Device Endpoint Interrupt Mask Register
address_offset : 0x1DC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_BLK_MODE7 DEVEPTIMR_BLK_MODE7 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_INTRPT_MODE7

Device Endpoint Interrupt Mask Register
address_offset : 0x1DC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_INTRPT_MODE7 DEVEPTIMR_INTRPT_MODE7 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR7

Device Endpoint Mask Register (n = 0)
address_offset : 0x1DC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

DEVEPTIMR7 DEVEPTIMR7 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)
access : read-only

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)
access : read-only

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)
access : read-only

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)
access : read-only

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)
access : read-only

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)
access : read-only

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)
access : read-only


HSTPIPIER_CTRL_MODE[3]

Host Pipe Enable Register
address_offset : 0x1DC8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIER_CTRL_MODE[3] HSTPIPIER_CTRL_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_ISO_MODE[3]

Host Pipe Enable Register
address_offset : 0x1DC8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_ISO_MODE[3] HSTPIPIER_ISO_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES CRCERRES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_BLK_MODE[3]

Host Pipe Enable Register
address_offset : 0x1DC8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_BLK_MODE[3] HSTPIPIER_BLK_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_INTRPT_MODE[3]

Host Pipe Enable Register
address_offset : 0x1DC8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_INTRPT_MODE[3] HSTPIPIER_INTRPT_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVEPTIMR_CTRL_MODE8

Device Endpoint Interrupt Mask Register
address_offset : 0x1E0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIMR_CTRL_MODE8 DEVEPTIMR_CTRL_MODE8 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_ISO_MODE8

Device Endpoint Interrupt Mask Register
address_offset : 0x1E0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_ISO_MODE8 DEVEPTIMR_ISO_MODE8 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE UNDERFE HBISOINERRE HBISOFLUSHE OVERFE CRCERRE SHORTPACKETE MDATAE DATAXE ERRORTRANSE NBUSYBKE KILLBK FIFOCON EPDISHDMA RSTDT

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFE : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRE : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHE : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

MDATAE : MData Interrupt
bits : 8 - 8 (1 bit)

DATAXE : DataX Interrupt
bits : 9 - 9 (1 bit)

ERRORTRANSE : Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVEPTIMR_BLK_MODE8

Device Endpoint Interrupt Mask Register
address_offset : 0x1E0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_BLK_MODE8 DEVEPTIMR_BLK_MODE8 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_INTRPT_MODE8

Device Endpoint Interrupt Mask Register
address_offset : 0x1E0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_INTRPT_MODE8 DEVEPTIMR_INTRPT_MODE8 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR8

Device Endpoint Mask Register (n = 0)
address_offset : 0x1E0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

DEVEPTIMR8 DEVEPTIMR8 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)
access : read-only

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)
access : read-only

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)
access : read-only

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)
access : read-only

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)
access : read-only

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)
access : read-only

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)
access : read-only


HSTPIPCFG[4]

Host Pipe Configuration Register
address_offset : 0x1E28 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPCFG[4] HSTPIPCFG[4] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM INTFRQ

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

INTFRQ : Pipe Interrupt Request Frequency
bits : 24 - 31 (8 bit)


HSTPIPCFG_CTRL_BULK_MODE[4]

Host Pipe Configuration Register
address_offset : 0x1E28 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
alternate_register : USBHS_HSTPIPCFG[%s]
reset_Mask : 0x0

HSTPIPCFG_CTRL_BULK_MODE[4] HSTPIPCFG_CTRL_BULK_MODE[4] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM PINGEN BINTERVAL

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

PINGEN : Ping Enable
bits : 20 - 20 (1 bit)

BINTERVAL : bInterval Parameter for the Bulk-Out/Ping Transaction
bits : 24 - 31 (8 bit)


DEVEPTIMR_CTRL_MODE9

Device Endpoint Interrupt Mask Register
address_offset : 0x1E4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIMR_CTRL_MODE9 DEVEPTIMR_CTRL_MODE9 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_ISO_MODE9

Device Endpoint Interrupt Mask Register
address_offset : 0x1E4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_ISO_MODE9 DEVEPTIMR_ISO_MODE9 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE UNDERFE HBISOINERRE HBISOFLUSHE OVERFE CRCERRE SHORTPACKETE MDATAE DATAXE ERRORTRANSE NBUSYBKE KILLBK FIFOCON EPDISHDMA RSTDT

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFE : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRE : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHE : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

MDATAE : MData Interrupt
bits : 8 - 8 (1 bit)

DATAXE : DataX Interrupt
bits : 9 - 9 (1 bit)

ERRORTRANSE : Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVEPTIMR_BLK_MODE9

Device Endpoint Interrupt Mask Register
address_offset : 0x1E4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_BLK_MODE9 DEVEPTIMR_BLK_MODE9 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_INTRPT_MODE9

Device Endpoint Interrupt Mask Register
address_offset : 0x1E4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_INTRPT_MODE9 DEVEPTIMR_INTRPT_MODE9 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR9

Device Endpoint Mask Register (n = 0)
address_offset : 0x1E4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

DEVEPTIMR9 DEVEPTIMR9 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)
access : read-only

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)
access : read-only

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)
access : read-only

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)
access : read-only

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)
access : read-only

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)
access : read-only

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)
access : read-only


HSTPIPIDR_CTRL_MODE[3]

Host Pipe Disable Register
address_offset : 0x1EB8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIDR_CTRL_MODE[3] HSTPIPIDR_CTRL_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_ISO_MODE[3]

Host Pipe Disable Register
address_offset : 0x1EB8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_ISO_MODE[3] HSTPIPIDR_ISO_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC CRCERREC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

CRCERREC : CRC Error Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_BLK_MODE[3]

Host Pipe Disable Register
address_offset : 0x1EB8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_BLK_MODE[3] HSTPIPIDR_BLK_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_INTRPT_MODE[3]

Host Pipe Disable Register
address_offset : 0x1EB8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_INTRPT_MODE[3] HSTPIPIDR_INTRPT_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


DEVEPTIER_CTRL_MODE0

Device Endpoint Interrupt Enable Register
address_offset : 0x1F0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIER_CTRL_MODE0 DEVEPTIER_CTRL_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_ISO_MODE0

Device Endpoint Interrupt Enable Register
address_offset : 0x1F0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_ISO_MODE0 DEVEPTIER_ISO_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES UNDERFES HBISOINERRES HBISOFLUSHES OVERFES CRCERRES SHORTPACKETES MDATAES DATAXES ERRORTRANSES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS RSTDTS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

HBISOINERRES : High Bandwidth Isochronous IN Underflow Error Interrupt Enable
bits : 3 - 3 (1 bit)

HBISOFLUSHES : High Bandwidth Isochronous IN Flush Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

MDATAES : MData Interrupt Enable
bits : 8 - 8 (1 bit)

DATAXES : DataX Interrupt Enable
bits : 9 - 9 (1 bit)

ERRORTRANSES : Transaction Error Interrupt Enable
bits : 10 - 10 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVEPTIER_BLK_MODE0

Device Endpoint Interrupt Enable Register
address_offset : 0x1F0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_BLK_MODE0 DEVEPTIER_BLK_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_INTRPT_MODE0

Device Endpoint Interrupt Enable Register
address_offset : 0x1F0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_INTRPT_MODE0 DEVEPTIER_INTRPT_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER0

Device Endpoint Enable Register (n = 0)
address_offset : 0x1F0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIER0 DEVEPTIER0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : write-only

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : write-only

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)
access : write-only

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)
access : write-only

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : write-only

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)
access : write-only

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)
access : write-only

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)
access : write-only

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : write-only

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)
access : write-only

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)
access : write-only

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)
access : write-only


DEVEPTIER0_ISOENPT

Device Endpoint Enable Register (n = 0)
address_offset : 0x1F0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIER0_ISOENPT DEVEPTIER0_ISOENPT write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES UNDERFES HBISOINERRES HBISOFLUSHES OVERFES CRCERRES SHORTPACKETES MDATAES DATAXES ERRORTRANSES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : write-only

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : write-only

UNDERFES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)
access : write-only

HBISOINERRES : High Bandwidth Isochronous IN Error Interrupt Enable
bits : 3 - 3 (1 bit)
access : write-only

HBISOFLUSHES : High Bandwidth Isochronous IN Flush Interrupt Enable
bits : 4 - 4 (1 bit)
access : write-only

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : write-only

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : write-only

MDATAES : MData Interrupt Enable
bits : 8 - 8 (1 bit)
access : write-only

DATAXES : DataX Interrupt Enable
bits : 9 - 9 (1 bit)
access : write-only

ERRORTRANSES : Transaction Error Interrupt Enable
bits : 10 - 10 (1 bit)
access : write-only

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)
access : write-only

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)
access : write-only

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)
access : write-only

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : write-only

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)
access : write-only

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)
access : write-only


DEVEPTIER_CTRL_MODE1

Device Endpoint Interrupt Enable Register
address_offset : 0x1F4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIER_CTRL_MODE1 DEVEPTIER_CTRL_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_ISO_MODE1

Device Endpoint Interrupt Enable Register
address_offset : 0x1F4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_ISO_MODE1 DEVEPTIER_ISO_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES UNDERFES HBISOINERRES HBISOFLUSHES OVERFES CRCERRES SHORTPACKETES MDATAES DATAXES ERRORTRANSES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS RSTDTS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

HBISOINERRES : High Bandwidth Isochronous IN Underflow Error Interrupt Enable
bits : 3 - 3 (1 bit)

HBISOFLUSHES : High Bandwidth Isochronous IN Flush Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

MDATAES : MData Interrupt Enable
bits : 8 - 8 (1 bit)

DATAXES : DataX Interrupt Enable
bits : 9 - 9 (1 bit)

ERRORTRANSES : Transaction Error Interrupt Enable
bits : 10 - 10 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVEPTIER_BLK_MODE1

Device Endpoint Interrupt Enable Register
address_offset : 0x1F4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_BLK_MODE1 DEVEPTIER_BLK_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_INTRPT_MODE1

Device Endpoint Interrupt Enable Register
address_offset : 0x1F4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_INTRPT_MODE1 DEVEPTIER_INTRPT_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER1

Device Endpoint Enable Register (n = 0)
address_offset : 0x1F4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIER1 DEVEPTIER1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : write-only

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : write-only

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)
access : write-only

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)
access : write-only

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : write-only

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)
access : write-only

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)
access : write-only

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)
access : write-only

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : write-only

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)
access : write-only

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)
access : write-only

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)
access : write-only


HSTPIPISR_CTRL_MODE[4]

Host Pipe Status Register
address_offset : 0x1F48 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPISR_CTRL_MODE[4] HSTPIPISR_CTRL_MODE[4] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_ISO_MODE[4]

Host Pipe Status Register
address_offset : 0x1F48 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_ISO_MODE[4] HSTPIPISR_ISO_MODE[4] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI CRCERRI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_BLK_MODE[4]

Host Pipe Status Register
address_offset : 0x1F48 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_BLK_MODE[4] HSTPIPISR_BLK_MODE[4] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_INTRPT_MODE[4]

Host Pipe Status Register
address_offset : 0x1F48 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_INTRPT_MODE[4] HSTPIPISR_INTRPT_MODE[4] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


DEVEPTIER_CTRL_MODE2

Device Endpoint Interrupt Enable Register
address_offset : 0x1F8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIER_CTRL_MODE2 DEVEPTIER_CTRL_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_ISO_MODE2

Device Endpoint Interrupt Enable Register
address_offset : 0x1F8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_ISO_MODE2 DEVEPTIER_ISO_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES UNDERFES HBISOINERRES HBISOFLUSHES OVERFES CRCERRES SHORTPACKETES MDATAES DATAXES ERRORTRANSES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS RSTDTS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

HBISOINERRES : High Bandwidth Isochronous IN Underflow Error Interrupt Enable
bits : 3 - 3 (1 bit)

HBISOFLUSHES : High Bandwidth Isochronous IN Flush Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

MDATAES : MData Interrupt Enable
bits : 8 - 8 (1 bit)

DATAXES : DataX Interrupt Enable
bits : 9 - 9 (1 bit)

ERRORTRANSES : Transaction Error Interrupt Enable
bits : 10 - 10 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVEPTIER_BLK_MODE2

Device Endpoint Interrupt Enable Register
address_offset : 0x1F8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_BLK_MODE2 DEVEPTIER_BLK_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_INTRPT_MODE2

Device Endpoint Interrupt Enable Register
address_offset : 0x1F8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_INTRPT_MODE2 DEVEPTIER_INTRPT_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER2

Device Endpoint Enable Register (n = 0)
address_offset : 0x1F8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIER2 DEVEPTIER2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : write-only

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : write-only

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)
access : write-only

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)
access : write-only

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : write-only

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)
access : write-only

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)
access : write-only

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)
access : write-only

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : write-only

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)
access : write-only

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)
access : write-only

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)
access : write-only


HSTPIPINRQ[3]

Host Pipe IN Request Register
address_offset : 0x1FA8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPINRQ[3] HSTPIPINRQ[3] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INRQ INMODE

INRQ : IN Request Number before Freeze
bits : 0 - 7 (8 bit)

INMODE : IN Request Mode
bits : 8 - 8 (1 bit)


DEVEPTIER_CTRL_MODE3

Device Endpoint Interrupt Enable Register
address_offset : 0x1FC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIER_CTRL_MODE3 DEVEPTIER_CTRL_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_ISO_MODE3

Device Endpoint Interrupt Enable Register
address_offset : 0x1FC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_ISO_MODE3 DEVEPTIER_ISO_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES UNDERFES HBISOINERRES HBISOFLUSHES OVERFES CRCERRES SHORTPACKETES MDATAES DATAXES ERRORTRANSES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS RSTDTS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

HBISOINERRES : High Bandwidth Isochronous IN Underflow Error Interrupt Enable
bits : 3 - 3 (1 bit)

HBISOFLUSHES : High Bandwidth Isochronous IN Flush Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

MDATAES : MData Interrupt Enable
bits : 8 - 8 (1 bit)

DATAXES : DataX Interrupt Enable
bits : 9 - 9 (1 bit)

ERRORTRANSES : Transaction Error Interrupt Enable
bits : 10 - 10 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVEPTIER_BLK_MODE3

Device Endpoint Interrupt Enable Register
address_offset : 0x1FC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_BLK_MODE3 DEVEPTIER_BLK_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_INTRPT_MODE3

Device Endpoint Interrupt Enable Register
address_offset : 0x1FC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_INTRPT_MODE3 DEVEPTIER_INTRPT_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER3

Device Endpoint Enable Register (n = 0)
address_offset : 0x1FC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIER3 DEVEPTIER3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : write-only

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : write-only

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)
access : write-only

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)
access : write-only

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : write-only

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)
access : write-only

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)
access : write-only

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)
access : write-only

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : write-only

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)
access : write-only

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)
access : write-only

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)
access : write-only


DEVFNUM

Device Frame Number Register
address_offset : 0x20 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVFNUM DEVFNUM read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 MFNUM FNUM FNCERR

MFNUM : Micro Frame Number
bits : 0 - 2 (3 bit)

FNUM : Frame Number
bits : 3 - 13 (11 bit)

FNCERR : Frame Number CRC Error
bits : 15 - 15 (1 bit)


DEVEPTCFG[0]

Device Endpoint Configuration Register
address_offset : 0x200 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVEPTCFG[0] DEVEPTCFG[0] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC EPBK EPSIZE EPDIR AUTOSW EPTYPE NBTRANS

ALLOC : Endpoint Memory Allocate
bits : 1 - 1 (1 bit)

EPBK : Endpoint Banks
bits : 2 - 3 (2 bit)

Enumeration: EPBKSelect

0x0 : 1_BANK

Single-bank endpoint

0x1 : 2_BANK

Double-bank endpoint

0x2 : 3_BANK

Triple-bank endpoint

End of enumeration elements list.

EPSIZE : Endpoint Size
bits : 4 - 6 (3 bit)

Enumeration: EPSIZESelect

0x0 : 8_BYTE

8 bytes

0x1 : 16_BYTE

16 bytes

0x2 : 32_BYTE

32 bytes

0x3 : 64_BYTE

64 bytes

0x4 : 128_BYTE

128 bytes

0x5 : 256_BYTE

256 bytes

0x6 : 512_BYTE

512 bytes

0x7 : 1024_BYTE

1024 bytes

End of enumeration elements list.

EPDIR : Endpoint Direction
bits : 8 - 8 (1 bit)

Enumeration: EPDIRSelect

0 : OUT

The endpoint direction is OUT.

1 : IN

The endpoint direction is IN (nor for control endpoints).

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 9 - 9 (1 bit)

EPTYPE : Endpoint Type
bits : 11 - 12 (2 bit)

Enumeration: EPTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

NBTRANS : Number of transactions per microframe for isochronous endpoint
bits : 13 - 14 (2 bit)

Enumeration: NBTRANSSelect

0x0 : _0_TRANS

Reserved to endpoint that does not have the high-bandwidth isochronous capability.

0x1 : _1_TRANS

Default value: one transaction per microframe.

0x2 : _2_TRANS

Two transactions per microframe. This endpoint should be configured as double-bank.

0x3 : _3_TRANS

Three transactions per microframe. This endpoint should be configured as triple-bank.

End of enumeration elements list.


DEVEPTIER_CTRL_MODE4

Device Endpoint Interrupt Enable Register
address_offset : 0x200 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIER_CTRL_MODE4 DEVEPTIER_CTRL_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_ISO_MODE4

Device Endpoint Interrupt Enable Register
address_offset : 0x200 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_ISO_MODE4 DEVEPTIER_ISO_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES UNDERFES HBISOINERRES HBISOFLUSHES OVERFES CRCERRES SHORTPACKETES MDATAES DATAXES ERRORTRANSES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS RSTDTS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

HBISOINERRES : High Bandwidth Isochronous IN Underflow Error Interrupt Enable
bits : 3 - 3 (1 bit)

HBISOFLUSHES : High Bandwidth Isochronous IN Flush Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

MDATAES : MData Interrupt Enable
bits : 8 - 8 (1 bit)

DATAXES : DataX Interrupt Enable
bits : 9 - 9 (1 bit)

ERRORTRANSES : Transaction Error Interrupt Enable
bits : 10 - 10 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVEPTIER_BLK_MODE4

Device Endpoint Interrupt Enable Register
address_offset : 0x200 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_BLK_MODE4 DEVEPTIER_BLK_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_INTRPT_MODE4

Device Endpoint Interrupt Enable Register
address_offset : 0x200 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_INTRPT_MODE4 DEVEPTIER_INTRPT_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER4

Device Endpoint Enable Register (n = 0)
address_offset : 0x200 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIER4 DEVEPTIER4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : write-only

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : write-only

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)
access : write-only

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)
access : write-only

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : write-only

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)
access : write-only

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)
access : write-only

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)
access : write-only

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : write-only

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)
access : write-only

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)
access : write-only

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)
access : write-only


DEVEPTIER_CTRL_MODE5

Device Endpoint Interrupt Enable Register
address_offset : 0x204 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIER_CTRL_MODE5 DEVEPTIER_CTRL_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_ISO_MODE5

Device Endpoint Interrupt Enable Register
address_offset : 0x204 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_ISO_MODE5 DEVEPTIER_ISO_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES UNDERFES HBISOINERRES HBISOFLUSHES OVERFES CRCERRES SHORTPACKETES MDATAES DATAXES ERRORTRANSES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS RSTDTS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

HBISOINERRES : High Bandwidth Isochronous IN Underflow Error Interrupt Enable
bits : 3 - 3 (1 bit)

HBISOFLUSHES : High Bandwidth Isochronous IN Flush Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

MDATAES : MData Interrupt Enable
bits : 8 - 8 (1 bit)

DATAXES : DataX Interrupt Enable
bits : 9 - 9 (1 bit)

ERRORTRANSES : Transaction Error Interrupt Enable
bits : 10 - 10 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVEPTIER_BLK_MODE5

Device Endpoint Interrupt Enable Register
address_offset : 0x204 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_BLK_MODE5 DEVEPTIER_BLK_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_INTRPT_MODE5

Device Endpoint Interrupt Enable Register
address_offset : 0x204 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_INTRPT_MODE5 DEVEPTIER_INTRPT_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER5

Device Endpoint Enable Register (n = 0)
address_offset : 0x204 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIER5 DEVEPTIER5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : write-only

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : write-only

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)
access : write-only

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)
access : write-only

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : write-only

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)
access : write-only

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)
access : write-only

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)
access : write-only

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : write-only

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)
access : write-only

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)
access : write-only

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)
access : write-only


HSTPIPICR_CTRL_MODE[4]

Host Pipe Clear Register
address_offset : 0x2068 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPICR_CTRL_MODE[4] HSTPIPICR_CTRL_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_ISO_MODE[4]

Host Pipe Clear Register
address_offset : 0x2068 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_ISO_MODE[4] HSTPIPICR_ISO_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC CRCERRIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_BLK_MODE[4]

Host Pipe Clear Register
address_offset : 0x2068 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_BLK_MODE[4] HSTPIPICR_BLK_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_INTRPT_MODE[4]

Host Pipe Clear Register
address_offset : 0x2068 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_INTRPT_MODE[4] HSTPIPICR_INTRPT_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTIER_CTRL_MODE6

Device Endpoint Interrupt Enable Register
address_offset : 0x208 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIER_CTRL_MODE6 DEVEPTIER_CTRL_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_ISO_MODE6

Device Endpoint Interrupt Enable Register
address_offset : 0x208 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_ISO_MODE6 DEVEPTIER_ISO_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES UNDERFES HBISOINERRES HBISOFLUSHES OVERFES CRCERRES SHORTPACKETES MDATAES DATAXES ERRORTRANSES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS RSTDTS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

HBISOINERRES : High Bandwidth Isochronous IN Underflow Error Interrupt Enable
bits : 3 - 3 (1 bit)

HBISOFLUSHES : High Bandwidth Isochronous IN Flush Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

MDATAES : MData Interrupt Enable
bits : 8 - 8 (1 bit)

DATAXES : DataX Interrupt Enable
bits : 9 - 9 (1 bit)

ERRORTRANSES : Transaction Error Interrupt Enable
bits : 10 - 10 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVEPTIER_BLK_MODE6

Device Endpoint Interrupt Enable Register
address_offset : 0x208 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_BLK_MODE6 DEVEPTIER_BLK_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_INTRPT_MODE6

Device Endpoint Interrupt Enable Register
address_offset : 0x208 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_INTRPT_MODE6 DEVEPTIER_INTRPT_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER6

Device Endpoint Enable Register (n = 0)
address_offset : 0x208 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIER6 DEVEPTIER6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : write-only

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : write-only

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)
access : write-only

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)
access : write-only

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : write-only

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)
access : write-only

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)
access : write-only

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)
access : write-only

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : write-only

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)
access : write-only

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)
access : write-only

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)
access : write-only


HSTPIPERR[3]

Host Pipe Error Register
address_offset : 0x2098 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPERR[3] HSTPIPERR[3] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DATATGL DATAPID PID TIMEOUT CRC16 COUNTER

DATATGL : Data Toggle Error
bits : 0 - 0 (1 bit)

DATAPID : Data PID Error
bits : 1 - 1 (1 bit)

PID : Data PID Error
bits : 2 - 2 (1 bit)

TIMEOUT : Time-Out Error
bits : 3 - 3 (1 bit)

CRC16 : CRC16 Error
bits : 4 - 4 (1 bit)

COUNTER : Error Counter
bits : 5 - 6 (2 bit)


DEVEPTIER_CTRL_MODE7

Device Endpoint Interrupt Enable Register
address_offset : 0x20C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIER_CTRL_MODE7 DEVEPTIER_CTRL_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_ISO_MODE7

Device Endpoint Interrupt Enable Register
address_offset : 0x20C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_ISO_MODE7 DEVEPTIER_ISO_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES UNDERFES HBISOINERRES HBISOFLUSHES OVERFES CRCERRES SHORTPACKETES MDATAES DATAXES ERRORTRANSES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS RSTDTS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

HBISOINERRES : High Bandwidth Isochronous IN Underflow Error Interrupt Enable
bits : 3 - 3 (1 bit)

HBISOFLUSHES : High Bandwidth Isochronous IN Flush Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

MDATAES : MData Interrupt Enable
bits : 8 - 8 (1 bit)

DATAXES : DataX Interrupt Enable
bits : 9 - 9 (1 bit)

ERRORTRANSES : Transaction Error Interrupt Enable
bits : 10 - 10 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVEPTIER_BLK_MODE7

Device Endpoint Interrupt Enable Register
address_offset : 0x20C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_BLK_MODE7 DEVEPTIER_BLK_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_INTRPT_MODE7

Device Endpoint Interrupt Enable Register
address_offset : 0x20C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_INTRPT_MODE7 DEVEPTIER_INTRPT_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER7

Device Endpoint Enable Register (n = 0)
address_offset : 0x20C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIER7 DEVEPTIER7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : write-only

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : write-only

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)
access : write-only

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)
access : write-only

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : write-only

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)
access : write-only

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)
access : write-only

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)
access : write-only

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : write-only

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)
access : write-only

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)
access : write-only

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)
access : write-only


DEVEPTIER_CTRL_MODE8

Device Endpoint Interrupt Enable Register
address_offset : 0x210 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIER_CTRL_MODE8 DEVEPTIER_CTRL_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_ISO_MODE8

Device Endpoint Interrupt Enable Register
address_offset : 0x210 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_ISO_MODE8 DEVEPTIER_ISO_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES UNDERFES HBISOINERRES HBISOFLUSHES OVERFES CRCERRES SHORTPACKETES MDATAES DATAXES ERRORTRANSES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS RSTDTS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

HBISOINERRES : High Bandwidth Isochronous IN Underflow Error Interrupt Enable
bits : 3 - 3 (1 bit)

HBISOFLUSHES : High Bandwidth Isochronous IN Flush Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

MDATAES : MData Interrupt Enable
bits : 8 - 8 (1 bit)

DATAXES : DataX Interrupt Enable
bits : 9 - 9 (1 bit)

ERRORTRANSES : Transaction Error Interrupt Enable
bits : 10 - 10 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVEPTIER_BLK_MODE8

Device Endpoint Interrupt Enable Register
address_offset : 0x210 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_BLK_MODE8 DEVEPTIER_BLK_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_INTRPT_MODE8

Device Endpoint Interrupt Enable Register
address_offset : 0x210 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_INTRPT_MODE8 DEVEPTIER_INTRPT_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER8

Device Endpoint Enable Register (n = 0)
address_offset : 0x210 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIER8 DEVEPTIER8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : write-only

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : write-only

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)
access : write-only

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)
access : write-only

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : write-only

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)
access : write-only

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)
access : write-only

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)
access : write-only

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : write-only

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)
access : write-only

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)
access : write-only

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)
access : write-only


DEVEPTIER_CTRL_MODE9

Device Endpoint Interrupt Enable Register
address_offset : 0x214 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIER_CTRL_MODE9 DEVEPTIER_CTRL_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_ISO_MODE9

Device Endpoint Interrupt Enable Register
address_offset : 0x214 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_ISO_MODE9 DEVEPTIER_ISO_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES UNDERFES HBISOINERRES HBISOFLUSHES OVERFES CRCERRES SHORTPACKETES MDATAES DATAXES ERRORTRANSES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS RSTDTS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

HBISOINERRES : High Bandwidth Isochronous IN Underflow Error Interrupt Enable
bits : 3 - 3 (1 bit)

HBISOFLUSHES : High Bandwidth Isochronous IN Flush Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

MDATAES : MData Interrupt Enable
bits : 8 - 8 (1 bit)

DATAXES : DataX Interrupt Enable
bits : 9 - 9 (1 bit)

ERRORTRANSES : Transaction Error Interrupt Enable
bits : 10 - 10 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVEPTIER_BLK_MODE9

Device Endpoint Interrupt Enable Register
address_offset : 0x214 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_BLK_MODE9 DEVEPTIER_BLK_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_INTRPT_MODE9

Device Endpoint Interrupt Enable Register
address_offset : 0x214 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_INTRPT_MODE9 DEVEPTIER_INTRPT_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER9

Device Endpoint Enable Register (n = 0)
address_offset : 0x214 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIER9 DEVEPTIER9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : write-only

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : write-only

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)
access : write-only

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)
access : write-only

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : write-only

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)
access : write-only

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)
access : write-only

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)
access : write-only

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : write-only

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)
access : write-only

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)
access : write-only

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)
access : write-only


HSTPIPIFR_CTRL_MODE[4]

Host Pipe Set Register
address_offset : 0x2188 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIFR_CTRL_MODE[4] HSTPIPIFR_CTRL_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_ISO_MODE[4]

Host Pipe Set Register
address_offset : 0x2188 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_ISO_MODE[4] HSTPIPIFR_ISO_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS CRCERRIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_BLK_MODE[4]

Host Pipe Set Register
address_offset : 0x2188 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_BLK_MODE[4] HSTPIPIFR_BLK_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_INTRPT_MODE[4]

Host Pipe Set Register
address_offset : 0x2188 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_INTRPT_MODE[4] HSTPIPIFR_INTRPT_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


DEVEPTIDR_CTRL_MODE0

Device Endpoint Interrupt Disable Register
address_offset : 0x220 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIDR_CTRL_MODE0 DEVEPTIDR_CTRL_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_ISO_MODE0

Device Endpoint Interrupt Disable Register
address_offset : 0x220 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_ISO_MODE0 DEVEPTIDR_ISO_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC UNDERFEC HBISOINERREC HBISOFLUSHEC OVERFEC SHORTPACKETEC MDATAEC DATAXEC ERRORTRANSEC NBUSYBKEC FIFOCONC EPDISHDMAC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFEC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERREC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHEC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

MDATAEC : MData Interrupt Clear
bits : 8 - 8 (1 bit)

DATAXEC : DataX Interrupt Clear
bits : 9 - 9 (1 bit)

ERRORTRANSEC : Transaction Error Interrupt Clear
bits : 10 - 10 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)


DEVEPTIDR_BLK_MODE0

Device Endpoint Interrupt Disable Register
address_offset : 0x220 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_BLK_MODE0 DEVEPTIDR_BLK_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_INTRPT_MODE0

Device Endpoint Interrupt Disable Register
address_offset : 0x220 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_INTRPT_MODE0 DEVEPTIDR_INTRPT_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR0

Device Endpoint Disable Register (n = 0)
address_offset : 0x220 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIDR0 DEVEPTIDR0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)
access : write-only

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)
access : write-only

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)
access : write-only

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)
access : write-only

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)
access : write-only

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)
access : write-only


DEVEPTIDR0_ISOENPT

Device Endpoint Disable Register (n = 0)
address_offset : 0x220 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIDR0_ISOENPT DEVEPTIDR0_ISOENPT write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC UNDERFEC HBISOINERREC HBISOFLUSHEC OVERFEC CRCERREC SHORTPACKETEC MDATEC DATAXEC ERRORTRANSEC NBUSYBKEC FIFOCONC EPDISHDMAC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

UNDERFEC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

HBISOINERREC : High Bandwidth Isochronous IN Error Interrupt Clear
bits : 3 - 3 (1 bit)
access : write-only

HBISOFLUSHEC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

CRCERREC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only

MDATEC : MData Interrupt Clear
bits : 8 - 8 (1 bit)
access : write-only

DATAXEC : DataX Interrupt Clear
bits : 9 - 9 (1 bit)
access : write-only

ERRORTRANSEC : Transaction Error Interrupt Clear
bits : 10 - 10 (1 bit)
access : write-only

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)
access : write-only

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)
access : write-only

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)
access : write-only


DEVEPTIDR_CTRL_MODE1

Device Endpoint Interrupt Disable Register
address_offset : 0x224 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIDR_CTRL_MODE1 DEVEPTIDR_CTRL_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_ISO_MODE1

Device Endpoint Interrupt Disable Register
address_offset : 0x224 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_ISO_MODE1 DEVEPTIDR_ISO_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC UNDERFEC HBISOINERREC HBISOFLUSHEC OVERFEC SHORTPACKETEC MDATAEC DATAXEC ERRORTRANSEC NBUSYBKEC FIFOCONC EPDISHDMAC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFEC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERREC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHEC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

MDATAEC : MData Interrupt Clear
bits : 8 - 8 (1 bit)

DATAXEC : DataX Interrupt Clear
bits : 9 - 9 (1 bit)

ERRORTRANSEC : Transaction Error Interrupt Clear
bits : 10 - 10 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)


DEVEPTIDR_BLK_MODE1

Device Endpoint Interrupt Disable Register
address_offset : 0x224 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_BLK_MODE1 DEVEPTIDR_BLK_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_INTRPT_MODE1

Device Endpoint Interrupt Disable Register
address_offset : 0x224 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_INTRPT_MODE1 DEVEPTIDR_INTRPT_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR1

Device Endpoint Disable Register (n = 0)
address_offset : 0x224 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIDR1 DEVEPTIDR1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)
access : write-only

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)
access : write-only

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)
access : write-only

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)
access : write-only

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)
access : write-only

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)
access : write-only


DEVEPTIDR_CTRL_MODE2

Device Endpoint Interrupt Disable Register
address_offset : 0x228 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIDR_CTRL_MODE2 DEVEPTIDR_CTRL_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_ISO_MODE2

Device Endpoint Interrupt Disable Register
address_offset : 0x228 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_ISO_MODE2 DEVEPTIDR_ISO_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC UNDERFEC HBISOINERREC HBISOFLUSHEC OVERFEC SHORTPACKETEC MDATAEC DATAXEC ERRORTRANSEC NBUSYBKEC FIFOCONC EPDISHDMAC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFEC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERREC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHEC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

MDATAEC : MData Interrupt Clear
bits : 8 - 8 (1 bit)

DATAXEC : DataX Interrupt Clear
bits : 9 - 9 (1 bit)

ERRORTRANSEC : Transaction Error Interrupt Clear
bits : 10 - 10 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)


DEVEPTIDR_BLK_MODE2

Device Endpoint Interrupt Disable Register
address_offset : 0x228 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_BLK_MODE2 DEVEPTIDR_BLK_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_INTRPT_MODE2

Device Endpoint Interrupt Disable Register
address_offset : 0x228 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_INTRPT_MODE2 DEVEPTIDR_INTRPT_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR2

Device Endpoint Disable Register (n = 0)
address_offset : 0x228 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIDR2 DEVEPTIDR2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)
access : write-only

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)
access : write-only

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)
access : write-only

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)
access : write-only

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)
access : write-only

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)
access : write-only


HSTPIPIMR_CTRL_MODE[4]

Host Pipe Mask Register
address_offset : 0x22A8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIMR_CTRL_MODE[4] HSTPIPIMR_CTRL_MODE[4] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_ISO_MODE[4]

Host Pipe Mask Register
address_offset : 0x22A8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_ISO_MODE[4] HSTPIPIMR_ISO_MODE[4] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE CRCERRE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_BLK_MODE[4]

Host Pipe Mask Register
address_offset : 0x22A8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_BLK_MODE[4] HSTPIPIMR_BLK_MODE[4] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_INTRPT_MODE[4]

Host Pipe Mask Register
address_offset : 0x22A8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_INTRPT_MODE[4] HSTPIPIMR_INTRPT_MODE[4] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVEPTIDR_CTRL_MODE3

Device Endpoint Interrupt Disable Register
address_offset : 0x22C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIDR_CTRL_MODE3 DEVEPTIDR_CTRL_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_ISO_MODE3

Device Endpoint Interrupt Disable Register
address_offset : 0x22C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_ISO_MODE3 DEVEPTIDR_ISO_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC UNDERFEC HBISOINERREC HBISOFLUSHEC OVERFEC SHORTPACKETEC MDATAEC DATAXEC ERRORTRANSEC NBUSYBKEC FIFOCONC EPDISHDMAC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFEC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERREC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHEC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

MDATAEC : MData Interrupt Clear
bits : 8 - 8 (1 bit)

DATAXEC : DataX Interrupt Clear
bits : 9 - 9 (1 bit)

ERRORTRANSEC : Transaction Error Interrupt Clear
bits : 10 - 10 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)


DEVEPTIDR_BLK_MODE3

Device Endpoint Interrupt Disable Register
address_offset : 0x22C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_BLK_MODE3 DEVEPTIDR_BLK_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_INTRPT_MODE3

Device Endpoint Interrupt Disable Register
address_offset : 0x22C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_INTRPT_MODE3 DEVEPTIDR_INTRPT_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR3

Device Endpoint Disable Register (n = 0)
address_offset : 0x22C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIDR3 DEVEPTIDR3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)
access : write-only

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)
access : write-only

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)
access : write-only

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)
access : write-only

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)
access : write-only

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)
access : write-only


DEVEPTIDR_CTRL_MODE4

Device Endpoint Interrupt Disable Register
address_offset : 0x230 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIDR_CTRL_MODE4 DEVEPTIDR_CTRL_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_ISO_MODE4

Device Endpoint Interrupt Disable Register
address_offset : 0x230 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_ISO_MODE4 DEVEPTIDR_ISO_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC UNDERFEC HBISOINERREC HBISOFLUSHEC OVERFEC SHORTPACKETEC MDATAEC DATAXEC ERRORTRANSEC NBUSYBKEC FIFOCONC EPDISHDMAC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFEC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERREC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHEC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

MDATAEC : MData Interrupt Clear
bits : 8 - 8 (1 bit)

DATAXEC : DataX Interrupt Clear
bits : 9 - 9 (1 bit)

ERRORTRANSEC : Transaction Error Interrupt Clear
bits : 10 - 10 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)


DEVEPTIDR_BLK_MODE4

Device Endpoint Interrupt Disable Register
address_offset : 0x230 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_BLK_MODE4 DEVEPTIDR_BLK_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_INTRPT_MODE4

Device Endpoint Interrupt Disable Register
address_offset : 0x230 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_INTRPT_MODE4 DEVEPTIDR_INTRPT_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR4

Device Endpoint Disable Register (n = 0)
address_offset : 0x230 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIDR4 DEVEPTIDR4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)
access : write-only

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)
access : write-only

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)
access : write-only

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)
access : write-only

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)
access : write-only

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)
access : write-only


HSTPIPCFG[5]

Host Pipe Configuration Register
address_offset : 0x233C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPCFG[5] HSTPIPCFG[5] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM INTFRQ

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

INTFRQ : Pipe Interrupt Request Frequency
bits : 24 - 31 (8 bit)


HSTPIPCFG_CTRL_BULK_MODE[5]

Host Pipe Configuration Register
address_offset : 0x233C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
alternate_register : USBHS_HSTPIPCFG[%s]
reset_Mask : 0x0

HSTPIPCFG_CTRL_BULK_MODE[5] HSTPIPCFG_CTRL_BULK_MODE[5] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM PINGEN BINTERVAL

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

PINGEN : Ping Enable
bits : 20 - 20 (1 bit)

BINTERVAL : bInterval Parameter for the Bulk-Out/Ping Transaction
bits : 24 - 31 (8 bit)


DEVEPTIDR_CTRL_MODE5

Device Endpoint Interrupt Disable Register
address_offset : 0x234 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIDR_CTRL_MODE5 DEVEPTIDR_CTRL_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_ISO_MODE5

Device Endpoint Interrupt Disable Register
address_offset : 0x234 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_ISO_MODE5 DEVEPTIDR_ISO_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC UNDERFEC HBISOINERREC HBISOFLUSHEC OVERFEC SHORTPACKETEC MDATAEC DATAXEC ERRORTRANSEC NBUSYBKEC FIFOCONC EPDISHDMAC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFEC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERREC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHEC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

MDATAEC : MData Interrupt Clear
bits : 8 - 8 (1 bit)

DATAXEC : DataX Interrupt Clear
bits : 9 - 9 (1 bit)

ERRORTRANSEC : Transaction Error Interrupt Clear
bits : 10 - 10 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)


DEVEPTIDR_BLK_MODE5

Device Endpoint Interrupt Disable Register
address_offset : 0x234 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_BLK_MODE5 DEVEPTIDR_BLK_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_INTRPT_MODE5

Device Endpoint Interrupt Disable Register
address_offset : 0x234 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_INTRPT_MODE5 DEVEPTIDR_INTRPT_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR5

Device Endpoint Disable Register (n = 0)
address_offset : 0x234 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIDR5 DEVEPTIDR5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)
access : write-only

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)
access : write-only

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)
access : write-only

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)
access : write-only

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)
access : write-only

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)
access : write-only


DEVEPTIDR_CTRL_MODE6

Device Endpoint Interrupt Disable Register
address_offset : 0x238 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIDR_CTRL_MODE6 DEVEPTIDR_CTRL_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_ISO_MODE6

Device Endpoint Interrupt Disable Register
address_offset : 0x238 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_ISO_MODE6 DEVEPTIDR_ISO_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC UNDERFEC HBISOINERREC HBISOFLUSHEC OVERFEC SHORTPACKETEC MDATAEC DATAXEC ERRORTRANSEC NBUSYBKEC FIFOCONC EPDISHDMAC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFEC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERREC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHEC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

MDATAEC : MData Interrupt Clear
bits : 8 - 8 (1 bit)

DATAXEC : DataX Interrupt Clear
bits : 9 - 9 (1 bit)

ERRORTRANSEC : Transaction Error Interrupt Clear
bits : 10 - 10 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)


DEVEPTIDR_BLK_MODE6

Device Endpoint Interrupt Disable Register
address_offset : 0x238 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_BLK_MODE6 DEVEPTIDR_BLK_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_INTRPT_MODE6

Device Endpoint Interrupt Disable Register
address_offset : 0x238 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_INTRPT_MODE6 DEVEPTIDR_INTRPT_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR6

Device Endpoint Disable Register (n = 0)
address_offset : 0x238 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIDR6 DEVEPTIDR6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)
access : write-only

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)
access : write-only

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)
access : write-only

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)
access : write-only

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)
access : write-only

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)
access : write-only


DEVEPTIDR_CTRL_MODE7

Device Endpoint Interrupt Disable Register
address_offset : 0x23C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIDR_CTRL_MODE7 DEVEPTIDR_CTRL_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_ISO_MODE7

Device Endpoint Interrupt Disable Register
address_offset : 0x23C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_ISO_MODE7 DEVEPTIDR_ISO_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC UNDERFEC HBISOINERREC HBISOFLUSHEC OVERFEC SHORTPACKETEC MDATAEC DATAXEC ERRORTRANSEC NBUSYBKEC FIFOCONC EPDISHDMAC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFEC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERREC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHEC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

MDATAEC : MData Interrupt Clear
bits : 8 - 8 (1 bit)

DATAXEC : DataX Interrupt Clear
bits : 9 - 9 (1 bit)

ERRORTRANSEC : Transaction Error Interrupt Clear
bits : 10 - 10 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)


DEVEPTIDR_BLK_MODE7

Device Endpoint Interrupt Disable Register
address_offset : 0x23C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_BLK_MODE7 DEVEPTIDR_BLK_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_INTRPT_MODE7

Device Endpoint Interrupt Disable Register
address_offset : 0x23C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_INTRPT_MODE7 DEVEPTIDR_INTRPT_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR7

Device Endpoint Disable Register (n = 0)
address_offset : 0x23C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIDR7 DEVEPTIDR7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)
access : write-only

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)
access : write-only

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)
access : write-only

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)
access : write-only

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)
access : write-only

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)
access : write-only


HSTPIPIER_CTRL_MODE[4]

Host Pipe Enable Register
address_offset : 0x23C8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIER_CTRL_MODE[4] HSTPIPIER_CTRL_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_ISO_MODE[4]

Host Pipe Enable Register
address_offset : 0x23C8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_ISO_MODE[4] HSTPIPIER_ISO_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES CRCERRES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_BLK_MODE[4]

Host Pipe Enable Register
address_offset : 0x23C8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_BLK_MODE[4] HSTPIPIER_BLK_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_INTRPT_MODE[4]

Host Pipe Enable Register
address_offset : 0x23C8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_INTRPT_MODE[4] HSTPIPIER_INTRPT_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMANXTDSC

Host DMA Channel Next Descriptor Address Register
address_offset : 0x23F0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMANXTDSC HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMANXTDSC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)


HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMAADDRESS

Host DMA Channel Address Register
address_offset : 0x23F4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMAADDRESS HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMAADDRESS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)


HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMACONTROL

Host DMA Channel Control Register
address_offset : 0x23F8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMACONTROL HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMACONTROL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)


HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMASTATUS

Host DMA Channel Status Register
address_offset : 0x23FC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMASTATUS HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMASTATUS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)


DEVEPTIDR_CTRL_MODE8

Device Endpoint Interrupt Disable Register
address_offset : 0x240 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIDR_CTRL_MODE8 DEVEPTIDR_CTRL_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_ISO_MODE8

Device Endpoint Interrupt Disable Register
address_offset : 0x240 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_ISO_MODE8 DEVEPTIDR_ISO_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC UNDERFEC HBISOINERREC HBISOFLUSHEC OVERFEC SHORTPACKETEC MDATAEC DATAXEC ERRORTRANSEC NBUSYBKEC FIFOCONC EPDISHDMAC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFEC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERREC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHEC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

MDATAEC : MData Interrupt Clear
bits : 8 - 8 (1 bit)

DATAXEC : DataX Interrupt Clear
bits : 9 - 9 (1 bit)

ERRORTRANSEC : Transaction Error Interrupt Clear
bits : 10 - 10 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)


DEVEPTIDR_BLK_MODE8

Device Endpoint Interrupt Disable Register
address_offset : 0x240 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_BLK_MODE8 DEVEPTIDR_BLK_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_INTRPT_MODE8

Device Endpoint Interrupt Disable Register
address_offset : 0x240 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_INTRPT_MODE8 DEVEPTIDR_INTRPT_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR8

Device Endpoint Disable Register (n = 0)
address_offset : 0x240 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIDR8 DEVEPTIDR8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)
access : write-only

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)
access : write-only

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)
access : write-only

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)
access : write-only

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)
access : write-only

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)
access : write-only


DEVEPTIDR_CTRL_MODE9

Device Endpoint Interrupt Disable Register
address_offset : 0x244 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIDR_CTRL_MODE9 DEVEPTIDR_CTRL_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_ISO_MODE9

Device Endpoint Interrupt Disable Register
address_offset : 0x244 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_ISO_MODE9 DEVEPTIDR_ISO_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC UNDERFEC HBISOINERREC HBISOFLUSHEC OVERFEC SHORTPACKETEC MDATAEC DATAXEC ERRORTRANSEC NBUSYBKEC FIFOCONC EPDISHDMAC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFEC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERREC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHEC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

MDATAEC : MData Interrupt Clear
bits : 8 - 8 (1 bit)

DATAXEC : DataX Interrupt Clear
bits : 9 - 9 (1 bit)

ERRORTRANSEC : Transaction Error Interrupt Clear
bits : 10 - 10 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)


DEVEPTIDR_BLK_MODE9

Device Endpoint Interrupt Disable Register
address_offset : 0x244 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_BLK_MODE9 DEVEPTIDR_BLK_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_INTRPT_MODE9

Device Endpoint Interrupt Disable Register
address_offset : 0x244 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_INTRPT_MODE9 DEVEPTIDR_INTRPT_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR9

Device Endpoint Disable Register (n = 0)
address_offset : 0x244 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

DEVEPTIDR9 DEVEPTIDR9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)
access : write-only

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)
access : write-only

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)
access : write-only

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)
access : write-only

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)
access : write-only

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)
access : write-only


HSTPIPISR_CTRL_MODE[5]

Host Pipe Status Register
address_offset : 0x248C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPISR_CTRL_MODE[5] HSTPIPISR_CTRL_MODE[5] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_ISO_MODE[5]

Host Pipe Status Register
address_offset : 0x248C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_ISO_MODE[5] HSTPIPISR_ISO_MODE[5] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI CRCERRI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_BLK_MODE[5]

Host Pipe Status Register
address_offset : 0x248C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_BLK_MODE[5] HSTPIPISR_BLK_MODE[5] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_INTRPT_MODE[5]

Host Pipe Status Register
address_offset : 0x248C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_INTRPT_MODE[5] HSTPIPISR_INTRPT_MODE[5] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPIDR_CTRL_MODE[4]

Host Pipe Disable Register
address_offset : 0x24E8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIDR_CTRL_MODE[4] HSTPIPIDR_CTRL_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_ISO_MODE[4]

Host Pipe Disable Register
address_offset : 0x24E8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_ISO_MODE[4] HSTPIPIDR_ISO_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC CRCERREC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

CRCERREC : CRC Error Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_BLK_MODE[4]

Host Pipe Disable Register
address_offset : 0x24E8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_BLK_MODE[4] HSTPIPIDR_BLK_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_INTRPT_MODE[4]

Host Pipe Disable Register
address_offset : 0x24E8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_INTRPT_MODE[4] HSTPIPIDR_INTRPT_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPICR_CTRL_MODE[5]

Host Pipe Clear Register
address_offset : 0x25DC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPICR_CTRL_MODE[5] HSTPIPICR_CTRL_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_ISO_MODE[5]

Host Pipe Clear Register
address_offset : 0x25DC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_ISO_MODE[5] HSTPIPICR_ISO_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC CRCERRIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_BLK_MODE[5]

Host Pipe Clear Register
address_offset : 0x25DC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_BLK_MODE[5] HSTPIPICR_BLK_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_INTRPT_MODE[5]

Host Pipe Clear Register
address_offset : 0x25DC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_INTRPT_MODE[5] HSTPIPICR_INTRPT_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTISR_CTRL_MODE[0]

Device Endpoint Interrupt Status Register
address_offset : 0x260 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTISR_CTRL_MODE[0] DEVEPTISR_CTRL_MODE[0] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_ISO_MODE[0]

Device Endpoint Interrupt Status Register
address_offset : 0x260 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_ISO_MODE[0] DEVEPTISR_ISO_MODE[0] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI UNDERFI HBISOINERRI HBISOFLUSHI OVERFI CRCERRI SHORTPACKET DTSEQ ERRORTRANS NBUSYBK CURRBK RWALL CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRI : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHI : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

ERRORTRANS : High-bandwidth Isochronous OUT Endpoint Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_BLK_MODE[0]

Device Endpoint Interrupt Status Register
address_offset : 0x260 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_BLK_MODE[0] DEVEPTISR_BLK_MODE[0] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_INTRPT_MODE[0]

Device Endpoint Interrupt Status Register
address_offset : 0x260 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_INTRPT_MODE[0] DEVEPTISR_INTRPT_MODE[0] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


HSTPIPINRQ[4]

Host Pipe IN Request Register
address_offset : 0x2608 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPINRQ[4] HSTPIPINRQ[4] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INRQ INMODE

INRQ : IN Request Number before Freeze
bits : 0 - 7 (8 bit)

INMODE : IN Request Mode
bits : 8 - 8 (1 bit)


HSTPIPERR[4]

Host Pipe Error Register
address_offset : 0x2728 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPERR[4] HSTPIPERR[4] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DATATGL DATAPID PID TIMEOUT CRC16 COUNTER

DATATGL : Data Toggle Error
bits : 0 - 0 (1 bit)

DATAPID : Data PID Error
bits : 1 - 1 (1 bit)

PID : Data PID Error
bits : 2 - 2 (1 bit)

TIMEOUT : Time-Out Error
bits : 3 - 3 (1 bit)

CRC16 : CRC16 Error
bits : 4 - 4 (1 bit)

COUNTER : Error Counter
bits : 5 - 6 (2 bit)


HSTPIPIFR_CTRL_MODE[5]

Host Pipe Set Register
address_offset : 0x272C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIFR_CTRL_MODE[5] HSTPIPIFR_CTRL_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_ISO_MODE[5]

Host Pipe Set Register
address_offset : 0x272C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_ISO_MODE[5] HSTPIPIFR_ISO_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS CRCERRIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_BLK_MODE[5]

Host Pipe Set Register
address_offset : 0x272C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_BLK_MODE[5] HSTPIPIFR_BLK_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_INTRPT_MODE[5]

Host Pipe Set Register
address_offset : 0x272C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_INTRPT_MODE[5] HSTPIPIFR_INTRPT_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPCFG[6]

Host Pipe Configuration Register
address_offset : 0x2854 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPCFG[6] HSTPIPCFG[6] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM INTFRQ

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

INTFRQ : Pipe Interrupt Request Frequency
bits : 24 - 31 (8 bit)


HSTPIPCFG_CTRL_BULK_MODE[6]

Host Pipe Configuration Register
address_offset : 0x2854 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
alternate_register : USBHS_HSTPIPCFG[%s]
reset_Mask : 0x0

HSTPIPCFG_CTRL_BULK_MODE[6] HSTPIPCFG_CTRL_BULK_MODE[6] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM PINGEN BINTERVAL

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

PINGEN : Ping Enable
bits : 20 - 20 (1 bit)

BINTERVAL : bInterval Parameter for the Bulk-Out/Ping Transaction
bits : 24 - 31 (8 bit)


HSTPIPIMR_CTRL_MODE[5]

Host Pipe Mask Register
address_offset : 0x287C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIMR_CTRL_MODE[5] HSTPIPIMR_CTRL_MODE[5] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_ISO_MODE[5]

Host Pipe Mask Register
address_offset : 0x287C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_ISO_MODE[5] HSTPIPIMR_ISO_MODE[5] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE CRCERRE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_BLK_MODE[5]

Host Pipe Mask Register
address_offset : 0x287C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_BLK_MODE[5] HSTPIPIMR_BLK_MODE[5] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_INTRPT_MODE[5]

Host Pipe Mask Register
address_offset : 0x287C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_INTRPT_MODE[5] HSTPIPIMR_INTRPT_MODE[5] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIER_CTRL_MODE[5]

Host Pipe Enable Register
address_offset : 0x29CC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIER_CTRL_MODE[5] HSTPIPIER_CTRL_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_ISO_MODE[5]

Host Pipe Enable Register
address_offset : 0x29CC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_ISO_MODE[5] HSTPIPIER_ISO_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES CRCERRES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_BLK_MODE[5]

Host Pipe Enable Register
address_offset : 0x29CC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_BLK_MODE[5] HSTPIPIER_BLK_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_INTRPT_MODE[5]

Host Pipe Enable Register
address_offset : 0x29CC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_INTRPT_MODE[5] HSTPIPIER_INTRPT_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPISR_CTRL_MODE[6]

Host Pipe Status Register
address_offset : 0x29D4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPISR_CTRL_MODE[6] HSTPIPISR_CTRL_MODE[6] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_ISO_MODE[6]

Host Pipe Status Register
address_offset : 0x29D4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_ISO_MODE[6] HSTPIPISR_ISO_MODE[6] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI CRCERRI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_BLK_MODE[6]

Host Pipe Status Register
address_offset : 0x29D4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_BLK_MODE[6] HSTPIPISR_BLK_MODE[6] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_INTRPT_MODE[6]

Host Pipe Status Register
address_offset : 0x29D4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_INTRPT_MODE[6] HSTPIPISR_INTRPT_MODE[6] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPIDR_CTRL_MODE[5]

Host Pipe Disable Register
address_offset : 0x2B1C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIDR_CTRL_MODE[5] HSTPIPIDR_CTRL_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_ISO_MODE[5]

Host Pipe Disable Register
address_offset : 0x2B1C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_ISO_MODE[5] HSTPIPIDR_ISO_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC CRCERREC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

CRCERREC : CRC Error Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_BLK_MODE[5]

Host Pipe Disable Register
address_offset : 0x2B1C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_BLK_MODE[5] HSTPIPIDR_BLK_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_INTRPT_MODE[5]

Host Pipe Disable Register
address_offset : 0x2B1C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_INTRPT_MODE[5] HSTPIPIDR_INTRPT_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMANXTDSC

Host DMA Channel Next Descriptor Address Register
address_offset : 0x2B50 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMANXTDSC HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMANXTDSC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)


HSTPIPICR_CTRL_MODE[6]

Host Pipe Clear Register
address_offset : 0x2B54 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPICR_CTRL_MODE[6] HSTPIPICR_CTRL_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_ISO_MODE[6]

Host Pipe Clear Register
address_offset : 0x2B54 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_ISO_MODE[6] HSTPIPICR_ISO_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC CRCERRIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_BLK_MODE[6]

Host Pipe Clear Register
address_offset : 0x2B54 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_BLK_MODE[6] HSTPIPICR_BLK_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_INTRPT_MODE[6]

Host Pipe Clear Register
address_offset : 0x2B54 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_INTRPT_MODE[6] HSTPIPICR_INTRPT_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMAADDRESS

Host DMA Channel Address Register
address_offset : 0x2B54 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMAADDRESS HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMAADDRESS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)


HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMACONTROL

Host DMA Channel Control Register
address_offset : 0x2B58 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMACONTROL HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMACONTROL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)


HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMASTATUS

Host DMA Channel Status Register
address_offset : 0x2B5C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMASTATUS HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMASTATUS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)


DEVEPTICR_CTRL_MODE[0]

Device Endpoint Interrupt Clear Register
address_offset : 0x2C0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTICR_CTRL_MODE[0] DEVEPTICR_CTRL_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_ISO_MODE[0]

Device Endpoint Interrupt Clear Register
address_offset : 0x2C0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_ISO_MODE[0] DEVEPTICR_ISO_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC UNDERFIC HBISOINERRIC HBISOFLUSHIC OVERFIC CRCERRIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERRIC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHIC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_BLK_MODE[0]

Device Endpoint Interrupt Clear Register
address_offset : 0x2C0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_BLK_MODE[0] DEVEPTICR_BLK_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_INTRPT_MODE[0]

Device Endpoint Interrupt Clear Register
address_offset : 0x2C0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_INTRPT_MODE[0] DEVEPTICR_INTRPT_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPINRQ[5]

Host Pipe IN Request Register
address_offset : 0x2C6C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPINRQ[5] HSTPIPINRQ[5] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INRQ INMODE

INRQ : IN Request Number before Freeze
bits : 0 - 7 (8 bit)

INMODE : IN Request Mode
bits : 8 - 8 (1 bit)


HSTPIPIFR_CTRL_MODE[6]

Host Pipe Set Register
address_offset : 0x2CD4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIFR_CTRL_MODE[6] HSTPIPIFR_CTRL_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_ISO_MODE[6]

Host Pipe Set Register
address_offset : 0x2CD4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_ISO_MODE[6] HSTPIPIFR_ISO_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS CRCERRIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_BLK_MODE[6]

Host Pipe Set Register
address_offset : 0x2CD4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_BLK_MODE[6] HSTPIPIFR_BLK_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_INTRPT_MODE[6]

Host Pipe Set Register
address_offset : 0x2CD4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_INTRPT_MODE[6] HSTPIPIFR_INTRPT_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPCFG[7]

Host Pipe Configuration Register
address_offset : 0x2D70 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPCFG[7] HSTPIPCFG[7] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM INTFRQ

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

INTFRQ : Pipe Interrupt Request Frequency
bits : 24 - 31 (8 bit)


HSTPIPCFG_CTRL_BULK_MODE[7]

Host Pipe Configuration Register
address_offset : 0x2D70 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
alternate_register : USBHS_HSTPIPCFG[%s]
reset_Mask : 0x0

HSTPIPCFG_CTRL_BULK_MODE[7] HSTPIPCFG_CTRL_BULK_MODE[7] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM PINGEN BINTERVAL

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

PINGEN : Ping Enable
bits : 20 - 20 (1 bit)

BINTERVAL : bInterval Parameter for the Bulk-Out/Ping Transaction
bits : 24 - 31 (8 bit)


HSTPIPERR[5]

Host Pipe Error Register
address_offset : 0x2DBC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPERR[5] HSTPIPERR[5] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DATATGL DATAPID PID TIMEOUT CRC16 COUNTER

DATATGL : Data Toggle Error
bits : 0 - 0 (1 bit)

DATAPID : Data PID Error
bits : 1 - 1 (1 bit)

PID : Data PID Error
bits : 2 - 2 (1 bit)

TIMEOUT : Time-Out Error
bits : 3 - 3 (1 bit)

CRC16 : CRC16 Error
bits : 4 - 4 (1 bit)

COUNTER : Error Counter
bits : 5 - 6 (2 bit)


HSTPIPIMR_CTRL_MODE[6]

Host Pipe Mask Register
address_offset : 0x2E54 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIMR_CTRL_MODE[6] HSTPIPIMR_CTRL_MODE[6] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_ISO_MODE[6]

Host Pipe Mask Register
address_offset : 0x2E54 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_ISO_MODE[6] HSTPIPIMR_ISO_MODE[6] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE CRCERRE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_BLK_MODE[6]

Host Pipe Mask Register
address_offset : 0x2E54 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_BLK_MODE[6] HSTPIPIMR_BLK_MODE[6] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_INTRPT_MODE[6]

Host Pipe Mask Register
address_offset : 0x2E54 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_INTRPT_MODE[6] HSTPIPIMR_INTRPT_MODE[6] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPISR_CTRL_MODE[7]

Host Pipe Status Register
address_offset : 0x2F20 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPISR_CTRL_MODE[7] HSTPIPISR_CTRL_MODE[7] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_ISO_MODE[7]

Host Pipe Status Register
address_offset : 0x2F20 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_ISO_MODE[7] HSTPIPISR_ISO_MODE[7] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI CRCERRI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_BLK_MODE[7]

Host Pipe Status Register
address_offset : 0x2F20 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_BLK_MODE[7] HSTPIPISR_BLK_MODE[7] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_INTRPT_MODE[7]

Host Pipe Status Register
address_offset : 0x2F20 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_INTRPT_MODE[7] HSTPIPISR_INTRPT_MODE[7] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPIER_CTRL_MODE[6]

Host Pipe Enable Register
address_offset : 0x2FD4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIER_CTRL_MODE[6] HSTPIPIER_CTRL_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_ISO_MODE[6]

Host Pipe Enable Register
address_offset : 0x2FD4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_ISO_MODE[6] HSTPIPIER_ISO_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES CRCERRES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_BLK_MODE[6]

Host Pipe Enable Register
address_offset : 0x2FD4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_BLK_MODE[6] HSTPIPIER_BLK_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_INTRPT_MODE[6]

Host Pipe Enable Register
address_offset : 0x2FD4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_INTRPT_MODE[6] HSTPIPIER_INTRPT_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVEPTCFG[1]

Device Endpoint Configuration Register
address_offset : 0x304 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVEPTCFG[1] DEVEPTCFG[1] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC EPBK EPSIZE EPDIR AUTOSW EPTYPE NBTRANS

ALLOC : Endpoint Memory Allocate
bits : 1 - 1 (1 bit)

EPBK : Endpoint Banks
bits : 2 - 3 (2 bit)

Enumeration: EPBKSelect

0x0 : 1_BANK

Single-bank endpoint

0x1 : 2_BANK

Double-bank endpoint

0x2 : 3_BANK

Triple-bank endpoint

End of enumeration elements list.

EPSIZE : Endpoint Size
bits : 4 - 6 (3 bit)

Enumeration: EPSIZESelect

0x0 : 8_BYTE

8 bytes

0x1 : 16_BYTE

16 bytes

0x2 : 32_BYTE

32 bytes

0x3 : 64_BYTE

64 bytes

0x4 : 128_BYTE

128 bytes

0x5 : 256_BYTE

256 bytes

0x6 : 512_BYTE

512 bytes

0x7 : 1024_BYTE

1024 bytes

End of enumeration elements list.

EPDIR : Endpoint Direction
bits : 8 - 8 (1 bit)

Enumeration: EPDIRSelect

0 : OUT

The endpoint direction is OUT.

1 : IN

The endpoint direction is IN (nor for control endpoints).

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 9 - 9 (1 bit)

EPTYPE : Endpoint Type
bits : 11 - 12 (2 bit)

Enumeration: EPTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

NBTRANS : Number of transactions per microframe for isochronous endpoint
bits : 13 - 14 (2 bit)

Enumeration: NBTRANSSelect

0x0 : _0_TRANS

Reserved to endpoint that does not have the high-bandwidth isochronous capability.

0x1 : _1_TRANS

Default value: one transaction per microframe.

0x2 : _2_TRANS

Two transactions per microframe. This endpoint should be configured as double-bank.

0x3 : _3_TRANS

Three transactions per microframe. This endpoint should be configured as triple-bank.

End of enumeration elements list.


HSTPIPICR_CTRL_MODE[7]

Host Pipe Clear Register
address_offset : 0x30D0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPICR_CTRL_MODE[7] HSTPIPICR_CTRL_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_ISO_MODE[7]

Host Pipe Clear Register
address_offset : 0x30D0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_ISO_MODE[7] HSTPIPICR_ISO_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC CRCERRIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_BLK_MODE[7]

Host Pipe Clear Register
address_offset : 0x30D0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_BLK_MODE[7] HSTPIPICR_BLK_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_INTRPT_MODE[7]

Host Pipe Clear Register
address_offset : 0x30D0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_INTRPT_MODE[7] HSTPIPICR_INTRPT_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVDMA[0]-USBHS_DEVDMANXTDSC

Device DMA Channel Next Descriptor Address Register
address_offset : 0x310 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[0]-USBHS_DEVDMANXTDSC DEVDMA[0]-USBHS_DEVDMANXTDSC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)


DEVDMANXTDSC1

Device DMA Channel Next Descriptor Address Register (n = 1)
address_offset : 0x310 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMANXTDSC1 DEVDMANXTDSC1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)
access : read-write


DEVDMA[0]-USBHS_DEVDMAADDRESS

Device DMA Channel Address Register
address_offset : 0x314 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[0]-USBHS_DEVDMAADDRESS DEVDMA[0]-USBHS_DEVDMAADDRESS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)


DEVDMAADDRESS1

Device DMA Channel Address Register (n = 1)
address_offset : 0x314 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMAADDRESS1 DEVDMAADDRESS1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)
access : read-write


HSTPIPIDR_CTRL_MODE[6]

Host Pipe Disable Register
address_offset : 0x3154 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIDR_CTRL_MODE[6] HSTPIPIDR_CTRL_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_ISO_MODE[6]

Host Pipe Disable Register
address_offset : 0x3154 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_ISO_MODE[6] HSTPIPIDR_ISO_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC CRCERREC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

CRCERREC : CRC Error Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_BLK_MODE[6]

Host Pipe Disable Register
address_offset : 0x3154 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_BLK_MODE[6] HSTPIPIDR_BLK_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_INTRPT_MODE[6]

Host Pipe Disable Register
address_offset : 0x3154 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_INTRPT_MODE[6] HSTPIPIDR_INTRPT_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


DEVDMA[0]-USBHS_DEVDMACONTROL

Device DMA Channel Control Register
address_offset : 0x318 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[0]-USBHS_DEVDMACONTROL DEVDMA[0]-USBHS_DEVDMACONTROL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)


DEVDMACONTROL1

Device DMA Channel Control Register (n = 1)
address_offset : 0x318 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMACONTROL1 DEVDMACONTROL1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)
access : read-write

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)
access : read-write

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)
access : read-write

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)
access : read-write

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)
access : read-write

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)
access : read-write

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)
access : read-write

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)
access : read-write

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)
access : read-write


DEVDMA[0]-USBHS_DEVDMASTATUS

Device DMA Channel Status Register
address_offset : 0x31C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[0]-USBHS_DEVDMASTATUS DEVDMA[0]-USBHS_DEVDMASTATUS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)


DEVDMASTATUS1

Device DMA Channel Status Register (n = 1)
address_offset : 0x31C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMASTATUS1 DEVDMASTATUS1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)
access : read-write

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)
access : read-write

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)
access : read-write

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)
access : read-write

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)
access : read-write

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)
access : read-write


DEVEPTIFR_CTRL_MODE[0]

Device Endpoint Interrupt Set Register
address_offset : 0x320 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIFR_CTRL_MODE[0] DEVEPTIFR_CTRL_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_ISO_MODE[0]

Device Endpoint Interrupt Set Register
address_offset : 0x320 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_ISO_MODE[0] DEVEPTIFR_ISO_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS UNDERFIS HBISOINERRIS HBISOFLUSHIS OVERFIS CRCERRIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

HBISOINERRIS : High Bandwidth Isochronous IN Underflow Error Interrupt Set
bits : 3 - 3 (1 bit)

HBISOFLUSHIS : High Bandwidth Isochronous IN Flush Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_BLK_MODE[0]

Device Endpoint Interrupt Set Register
address_offset : 0x320 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_BLK_MODE[0] DEVEPTIFR_BLK_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_INTRPT_MODE[0]

Device Endpoint Interrupt Set Register
address_offset : 0x320 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_INTRPT_MODE[0] DEVEPTIFR_INTRPT_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVDMANXTDSC2

Device DMA Channel Next Descriptor Address Register (n = 2)
address_offset : 0x320 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMANXTDSC2 DEVDMANXTDSC2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)
access : read-write


DEVDMAADDRESS2

Device DMA Channel Address Register (n = 2)
address_offset : 0x324 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMAADDRESS2 DEVDMAADDRESS2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)
access : read-write


DEVDMACONTROL2

Device DMA Channel Control Register (n = 2)
address_offset : 0x328 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMACONTROL2 DEVDMACONTROL2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)
access : read-write

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)
access : read-write

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)
access : read-write

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)
access : read-write

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)
access : read-write

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)
access : read-write

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)
access : read-write

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)
access : read-write

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)
access : read-write


HSTPIPIFR_CTRL_MODE[7]

Host Pipe Set Register
address_offset : 0x3280 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIFR_CTRL_MODE[7] HSTPIPIFR_CTRL_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_ISO_MODE[7]

Host Pipe Set Register
address_offset : 0x3280 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_ISO_MODE[7] HSTPIPIFR_ISO_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS CRCERRIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_BLK_MODE[7]

Host Pipe Set Register
address_offset : 0x3280 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_BLK_MODE[7] HSTPIPIFR_BLK_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_INTRPT_MODE[7]

Host Pipe Set Register
address_offset : 0x3280 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_INTRPT_MODE[7] HSTPIPIFR_INTRPT_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPCFG[8]

Host Pipe Configuration Register
address_offset : 0x3290 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPCFG[8] HSTPIPCFG[8] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM INTFRQ

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

INTFRQ : Pipe Interrupt Request Frequency
bits : 24 - 31 (8 bit)


HSTPIPCFG_CTRL_BULK_MODE[8]

Host Pipe Configuration Register
address_offset : 0x3290 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
alternate_register : USBHS_HSTPIPCFG[%s]
reset_Mask : 0x0

HSTPIPCFG_CTRL_BULK_MODE[8] HSTPIPCFG_CTRL_BULK_MODE[8] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM PINGEN BINTERVAL

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

PINGEN : Ping Enable
bits : 20 - 20 (1 bit)

BINTERVAL : bInterval Parameter for the Bulk-Out/Ping Transaction
bits : 24 - 31 (8 bit)


DEVDMASTATUS2

Device DMA Channel Status Register (n = 2)
address_offset : 0x32C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMASTATUS2 DEVDMASTATUS2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)
access : read-write

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)
access : read-write

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)
access : read-write

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)
access : read-write

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)
access : read-write

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)
access : read-write


HSTDMA[6]-USBHS_HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMANXTDSC

Host DMA Channel Next Descriptor Address Register
address_offset : 0x32C0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[6]-USBHS_HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMANXTDSC HSTDMA[6]-USBHS_HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMANXTDSC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)


HSTDMA[6]-USBHS_HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMAADDRESS

Host DMA Channel Address Register
address_offset : 0x32C4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[6]-USBHS_HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMAADDRESS HSTDMA[6]-USBHS_HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMAADDRESS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)


HSTDMA[6]-USBHS_HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMACONTROL

Host DMA Channel Control Register
address_offset : 0x32C8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[6]-USBHS_HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMACONTROL HSTDMA[6]-USBHS_HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMACONTROL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)


HSTDMA[6]-USBHS_HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMASTATUS

Host DMA Channel Status Register
address_offset : 0x32CC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[6]-USBHS_HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMASTATUS HSTDMA[6]-USBHS_HSTDMA[5]-USBHS_HSTDMA[4]-USBHS_HSTDMA[3]-USBHS_HSTDMA[2]-USBHS_HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMASTATUS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)


HSTPIPINRQ[6]

Host Pipe IN Request Register
address_offset : 0x32D4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPINRQ[6] HSTPIPINRQ[6] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INRQ INMODE

INRQ : IN Request Number before Freeze
bits : 0 - 7 (8 bit)

INMODE : IN Request Mode
bits : 8 - 8 (1 bit)


DEVDMANXTDSC3

Device DMA Channel Next Descriptor Address Register (n = 3)
address_offset : 0x330 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMANXTDSC3 DEVDMANXTDSC3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)
access : read-write


DEVDMAADDRESS3

Device DMA Channel Address Register (n = 3)
address_offset : 0x334 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMAADDRESS3 DEVDMAADDRESS3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)
access : read-write


DEVDMACONTROL3

Device DMA Channel Control Register (n = 3)
address_offset : 0x338 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMACONTROL3 DEVDMACONTROL3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)
access : read-write

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)
access : read-write

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)
access : read-write

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)
access : read-write

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)
access : read-write

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)
access : read-write

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)
access : read-write

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)
access : read-write

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)
access : read-write


DEVDMASTATUS3

Device DMA Channel Status Register (n = 3)
address_offset : 0x33C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMASTATUS3 DEVDMASTATUS3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)
access : read-write

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)
access : read-write

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)
access : read-write

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)
access : read-write

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)
access : read-write

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)
access : read-write


DEVDMANXTDSC4

Device DMA Channel Next Descriptor Address Register (n = 4)
address_offset : 0x340 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMANXTDSC4 DEVDMANXTDSC4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)
access : read-write


HSTPIPIMR_CTRL_MODE[7]

Host Pipe Mask Register
address_offset : 0x3430 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIMR_CTRL_MODE[7] HSTPIPIMR_CTRL_MODE[7] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_ISO_MODE[7]

Host Pipe Mask Register
address_offset : 0x3430 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_ISO_MODE[7] HSTPIPIMR_ISO_MODE[7] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE CRCERRE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_BLK_MODE[7]

Host Pipe Mask Register
address_offset : 0x3430 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_BLK_MODE[7] HSTPIPIMR_BLK_MODE[7] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_INTRPT_MODE[7]

Host Pipe Mask Register
address_offset : 0x3430 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_INTRPT_MODE[7] HSTPIPIMR_INTRPT_MODE[7] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVDMAADDRESS4

Device DMA Channel Address Register (n = 4)
address_offset : 0x344 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMAADDRESS4 DEVDMAADDRESS4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)
access : read-write


HSTPIPERR[6]

Host Pipe Error Register
address_offset : 0x3454 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPERR[6] HSTPIPERR[6] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DATATGL DATAPID PID TIMEOUT CRC16 COUNTER

DATATGL : Data Toggle Error
bits : 0 - 0 (1 bit)

DATAPID : Data PID Error
bits : 1 - 1 (1 bit)

PID : Data PID Error
bits : 2 - 2 (1 bit)

TIMEOUT : Time-Out Error
bits : 3 - 3 (1 bit)

CRC16 : CRC16 Error
bits : 4 - 4 (1 bit)

COUNTER : Error Counter
bits : 5 - 6 (2 bit)


HSTPIPISR_CTRL_MODE[8]

Host Pipe Status Register
address_offset : 0x3470 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPISR_CTRL_MODE[8] HSTPIPISR_CTRL_MODE[8] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_ISO_MODE[8]

Host Pipe Status Register
address_offset : 0x3470 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_ISO_MODE[8] HSTPIPISR_ISO_MODE[8] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI CRCERRI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_BLK_MODE[8]

Host Pipe Status Register
address_offset : 0x3470 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_BLK_MODE[8] HSTPIPISR_BLK_MODE[8] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_INTRPT_MODE[8]

Host Pipe Status Register
address_offset : 0x3470 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_INTRPT_MODE[8] HSTPIPISR_INTRPT_MODE[8] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


DEVDMACONTROL4

Device DMA Channel Control Register (n = 4)
address_offset : 0x348 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMACONTROL4 DEVDMACONTROL4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)
access : read-write

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)
access : read-write

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)
access : read-write

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)
access : read-write

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)
access : read-write

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)
access : read-write

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)
access : read-write

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)
access : read-write

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)
access : read-write


DEVDMASTATUS4

Device DMA Channel Status Register (n = 4)
address_offset : 0x34C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMASTATUS4 DEVDMASTATUS4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)
access : read-write

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)
access : read-write

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)
access : read-write

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)
access : read-write

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)
access : read-write

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)
access : read-write


DEVDMANXTDSC5

Device DMA Channel Next Descriptor Address Register (n = 5)
address_offset : 0x350 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMANXTDSC5 DEVDMANXTDSC5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)
access : read-write


DEVDMAADDRESS5

Device DMA Channel Address Register (n = 5)
address_offset : 0x354 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMAADDRESS5 DEVDMAADDRESS5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)
access : read-write


DEVDMACONTROL5

Device DMA Channel Control Register (n = 5)
address_offset : 0x358 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMACONTROL5 DEVDMACONTROL5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)
access : read-write

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)
access : read-write

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)
access : read-write

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)
access : read-write

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)
access : read-write

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)
access : read-write

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)
access : read-write

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)
access : read-write

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)
access : read-write


DEVDMASTATUS5

Device DMA Channel Status Register (n = 5)
address_offset : 0x35C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMASTATUS5 DEVDMASTATUS5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)
access : read-write

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)
access : read-write

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)
access : read-write

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)
access : read-write

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)
access : read-write

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)
access : read-write


HSTPIPIER_CTRL_MODE[7]

Host Pipe Enable Register
address_offset : 0x35E0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIER_CTRL_MODE[7] HSTPIPIER_CTRL_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_ISO_MODE[7]

Host Pipe Enable Register
address_offset : 0x35E0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_ISO_MODE[7] HSTPIPIER_ISO_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES CRCERRES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_BLK_MODE[7]

Host Pipe Enable Register
address_offset : 0x35E0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_BLK_MODE[7] HSTPIPIER_BLK_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_INTRPT_MODE[7]

Host Pipe Enable Register
address_offset : 0x35E0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_INTRPT_MODE[7] HSTPIPIER_INTRPT_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVDMANXTDSC6

Device DMA Channel Next Descriptor Address Register (n = 6)
address_offset : 0x360 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMANXTDSC6 DEVDMANXTDSC6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)
access : read-write


DEVDMAADDRESS6

Device DMA Channel Address Register (n = 6)
address_offset : 0x364 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMAADDRESS6 DEVDMAADDRESS6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)
access : read-write


HSTPIPICR_CTRL_MODE[8]

Host Pipe Clear Register
address_offset : 0x3650 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPICR_CTRL_MODE[8] HSTPIPICR_CTRL_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_ISO_MODE[8]

Host Pipe Clear Register
address_offset : 0x3650 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_ISO_MODE[8] HSTPIPICR_ISO_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC CRCERRIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_BLK_MODE[8]

Host Pipe Clear Register
address_offset : 0x3650 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_BLK_MODE[8] HSTPIPICR_BLK_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_INTRPT_MODE[8]

Host Pipe Clear Register
address_offset : 0x3650 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_INTRPT_MODE[8] HSTPIPICR_INTRPT_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVDMACONTROL6

Device DMA Channel Control Register (n = 6)
address_offset : 0x368 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMACONTROL6 DEVDMACONTROL6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)
access : read-write

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)
access : read-write

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)
access : read-write

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)
access : read-write

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)
access : read-write

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)
access : read-write

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)
access : read-write

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)
access : read-write

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)
access : read-write


DEVDMASTATUS6

Device DMA Channel Status Register (n = 6)
address_offset : 0x36C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMASTATUS6 DEVDMASTATUS6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)
access : read-write

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)
access : read-write

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)
access : read-write

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)
access : read-write

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)
access : read-write

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)
access : read-write


DEVDMANXTDSC7

Device DMA Channel Next Descriptor Address Register (n = 7)
address_offset : 0x370 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMANXTDSC7 DEVDMANXTDSC7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)
access : read-write


DEVDMAADDRESS7

Device DMA Channel Address Register (n = 7)
address_offset : 0x374 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMAADDRESS7 DEVDMAADDRESS7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)
access : read-write


DEVDMACONTROL7

Device DMA Channel Control Register (n = 7)
address_offset : 0x378 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMACONTROL7 DEVDMACONTROL7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)
access : read-write

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)
access : read-write

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)
access : read-write

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)
access : read-write

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)
access : read-write

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)
access : read-write

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)
access : read-write

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)
access : read-write

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)
access : read-write


HSTPIPIDR_CTRL_MODE[7]

Host Pipe Disable Register
address_offset : 0x3790 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIDR_CTRL_MODE[7] HSTPIPIDR_CTRL_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_ISO_MODE[7]

Host Pipe Disable Register
address_offset : 0x3790 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_ISO_MODE[7] HSTPIPIDR_ISO_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC CRCERREC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

CRCERREC : CRC Error Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_BLK_MODE[7]

Host Pipe Disable Register
address_offset : 0x3790 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_BLK_MODE[7] HSTPIPIDR_BLK_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_INTRPT_MODE[7]

Host Pipe Disable Register
address_offset : 0x3790 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_INTRPT_MODE[7] HSTPIPIDR_INTRPT_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPCFG[9]

Host Pipe Configuration Register
address_offset : 0x37B4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPCFG[9] HSTPIPCFG[9] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM INTFRQ

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

INTFRQ : Pipe Interrupt Request Frequency
bits : 24 - 31 (8 bit)


HSTPIPCFG_CTRL_BULK_MODE[9]

Host Pipe Configuration Register
address_offset : 0x37B4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
alternate_register : USBHS_HSTPIPCFG[%s]
reset_Mask : 0x0

HSTPIPCFG_CTRL_BULK_MODE[9] HSTPIPCFG_CTRL_BULK_MODE[9] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM PINGEN BINTERVAL

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

PINGEN : Ping Enable
bits : 20 - 20 (1 bit)

BINTERVAL : bInterval Parameter for the Bulk-Out/Ping Transaction
bits : 24 - 31 (8 bit)


DEVDMASTATUS7

Device DMA Channel Status Register (n = 7)
address_offset : 0x37C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

DEVDMASTATUS7 DEVDMASTATUS7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)
access : read-write

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)
access : read-write

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)
access : read-write

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)
access : read-write

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)
access : read-write

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)
access : read-write


DEVEPTIMR_CTRL_MODE[0]

Device Endpoint Interrupt Mask Register
address_offset : 0x380 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIMR_CTRL_MODE[0] DEVEPTIMR_CTRL_MODE[0] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_ISO_MODE[0]

Device Endpoint Interrupt Mask Register
address_offset : 0x380 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_ISO_MODE[0] DEVEPTIMR_ISO_MODE[0] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE UNDERFE HBISOINERRE HBISOFLUSHE OVERFE CRCERRE SHORTPACKETE MDATAE DATAXE ERRORTRANSE NBUSYBKE KILLBK FIFOCON EPDISHDMA RSTDT

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFE : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRE : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHE : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

MDATAE : MData Interrupt
bits : 8 - 8 (1 bit)

DATAXE : DataX Interrupt
bits : 9 - 9 (1 bit)

ERRORTRANSE : Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVEPTIMR_BLK_MODE[0]

Device Endpoint Interrupt Mask Register
address_offset : 0x380 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_BLK_MODE[0] DEVEPTIMR_BLK_MODE[0] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_INTRPT_MODE[0]

Device Endpoint Interrupt Mask Register
address_offset : 0x380 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_INTRPT_MODE[0] DEVEPTIMR_INTRPT_MODE[0] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


HSTPIPIFR_CTRL_MODE[8]

Host Pipe Set Register
address_offset : 0x3830 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIFR_CTRL_MODE[8] HSTPIPIFR_CTRL_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_ISO_MODE[8]

Host Pipe Set Register
address_offset : 0x3830 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_ISO_MODE[8] HSTPIPIFR_ISO_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS CRCERRIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_BLK_MODE[8]

Host Pipe Set Register
address_offset : 0x3830 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_BLK_MODE[8] HSTPIPIFR_BLK_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_INTRPT_MODE[8]

Host Pipe Set Register
address_offset : 0x3830 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_INTRPT_MODE[8] HSTPIPIFR_INTRPT_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


DEVEPTISR_CTRL_MODE[1]

Device Endpoint Interrupt Status Register
address_offset : 0x394 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTISR_CTRL_MODE[1] DEVEPTISR_CTRL_MODE[1] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_ISO_MODE[1]

Device Endpoint Interrupt Status Register
address_offset : 0x394 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_ISO_MODE[1] DEVEPTISR_ISO_MODE[1] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI UNDERFI HBISOINERRI HBISOFLUSHI OVERFI CRCERRI SHORTPACKET DTSEQ ERRORTRANS NBUSYBK CURRBK RWALL CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRI : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHI : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

ERRORTRANS : High-bandwidth Isochronous OUT Endpoint Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_BLK_MODE[1]

Device Endpoint Interrupt Status Register
address_offset : 0x394 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_BLK_MODE[1] DEVEPTISR_BLK_MODE[1] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_INTRPT_MODE[1]

Device Endpoint Interrupt Status Register
address_offset : 0x394 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_INTRPT_MODE[1] DEVEPTISR_INTRPT_MODE[1] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


HSTPIPINRQ[7]

Host Pipe IN Request Register
address_offset : 0x3940 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPINRQ[7] HSTPIPINRQ[7] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INRQ INMODE

INRQ : IN Request Number before Freeze
bits : 0 - 7 (8 bit)

INMODE : IN Request Mode
bits : 8 - 8 (1 bit)


HSTPIPISR_CTRL_MODE[9]

Host Pipe Status Register
address_offset : 0x39C4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPISR_CTRL_MODE[9] HSTPIPISR_CTRL_MODE[9] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_ISO_MODE[9]

Host Pipe Status Register
address_offset : 0x39C4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_ISO_MODE[9] HSTPIPISR_ISO_MODE[9] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI CRCERRI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_BLK_MODE[9]

Host Pipe Status Register
address_offset : 0x39C4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_BLK_MODE[9] HSTPIPISR_BLK_MODE[9] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_INTRPT_MODE[9]

Host Pipe Status Register
address_offset : 0x39C4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_INTRPT_MODE[9] HSTPIPISR_INTRPT_MODE[9] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPIMR_CTRL_MODE[8]

Host Pipe Mask Register
address_offset : 0x3A10 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIMR_CTRL_MODE[8] HSTPIPIMR_CTRL_MODE[8] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_ISO_MODE[8]

Host Pipe Mask Register
address_offset : 0x3A10 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_ISO_MODE[8] HSTPIPIMR_ISO_MODE[8] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE CRCERRE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_BLK_MODE[8]

Host Pipe Mask Register
address_offset : 0x3A10 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_BLK_MODE[8] HSTPIPIMR_BLK_MODE[8] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_INTRPT_MODE[8]

Host Pipe Mask Register
address_offset : 0x3A10 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_INTRPT_MODE[8] HSTPIPIMR_INTRPT_MODE[8] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPERR[7]

Host Pipe Error Register
address_offset : 0x3AF0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPERR[7] HSTPIPERR[7] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DATATGL DATAPID PID TIMEOUT CRC16 COUNTER

DATATGL : Data Toggle Error
bits : 0 - 0 (1 bit)

DATAPID : Data PID Error
bits : 1 - 1 (1 bit)

PID : Data PID Error
bits : 2 - 2 (1 bit)

TIMEOUT : Time-Out Error
bits : 3 - 3 (1 bit)

CRC16 : CRC16 Error
bits : 4 - 4 (1 bit)

COUNTER : Error Counter
bits : 5 - 6 (2 bit)


HSTPIPICR_CTRL_MODE[9]

Host Pipe Clear Register
address_offset : 0x3BD4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPICR_CTRL_MODE[9] HSTPIPICR_CTRL_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_ISO_MODE[9]

Host Pipe Clear Register
address_offset : 0x3BD4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_ISO_MODE[9] HSTPIPICR_ISO_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC CRCERRIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_BLK_MODE[9]

Host Pipe Clear Register
address_offset : 0x3BD4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_BLK_MODE[9] HSTPIPICR_BLK_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_INTRPT_MODE[9]

Host Pipe Clear Register
address_offset : 0x3BD4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_INTRPT_MODE[9] HSTPIPICR_INTRPT_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPIER_CTRL_MODE[8]

Host Pipe Enable Register
address_offset : 0x3BF0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIER_CTRL_MODE[8] HSTPIPIER_CTRL_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_ISO_MODE[8]

Host Pipe Enable Register
address_offset : 0x3BF0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_ISO_MODE[8] HSTPIPIER_ISO_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES CRCERRES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_BLK_MODE[8]

Host Pipe Enable Register
address_offset : 0x3BF0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_BLK_MODE[8] HSTPIPIER_BLK_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_INTRPT_MODE[8]

Host Pipe Enable Register
address_offset : 0x3BF0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_INTRPT_MODE[8] HSTPIPIER_INTRPT_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIDR_CTRL_MODE[8]

Host Pipe Disable Register
address_offset : 0x3DD0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIDR_CTRL_MODE[8] HSTPIPIDR_CTRL_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_ISO_MODE[8]

Host Pipe Disable Register
address_offset : 0x3DD0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_ISO_MODE[8] HSTPIPIDR_ISO_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC CRCERREC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

CRCERREC : CRC Error Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_BLK_MODE[8]

Host Pipe Disable Register
address_offset : 0x3DD0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_BLK_MODE[8] HSTPIPIDR_BLK_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_INTRPT_MODE[8]

Host Pipe Disable Register
address_offset : 0x3DD0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_INTRPT_MODE[8] HSTPIPIDR_INTRPT_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIFR_CTRL_MODE[9]

Host Pipe Set Register
address_offset : 0x3DE4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIFR_CTRL_MODE[9] HSTPIPIFR_CTRL_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_ISO_MODE[9]

Host Pipe Set Register
address_offset : 0x3DE4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_ISO_MODE[9] HSTPIPIFR_ISO_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS CRCERRIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_BLK_MODE[9]

Host Pipe Set Register
address_offset : 0x3DE4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_BLK_MODE[9] HSTPIPIFR_BLK_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_INTRPT_MODE[9]

Host Pipe Set Register
address_offset : 0x3DE4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_INTRPT_MODE[9] HSTPIPIFR_INTRPT_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


DEVEPTIER_CTRL_MODE[0]

Device Endpoint Interrupt Enable Register
address_offset : 0x3E0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIER_CTRL_MODE[0] DEVEPTIER_CTRL_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_ISO_MODE[0]

Device Endpoint Interrupt Enable Register
address_offset : 0x3E0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_ISO_MODE[0] DEVEPTIER_ISO_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES UNDERFES HBISOINERRES HBISOFLUSHES OVERFES CRCERRES SHORTPACKETES MDATAES DATAXES ERRORTRANSES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS RSTDTS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

HBISOINERRES : High Bandwidth Isochronous IN Underflow Error Interrupt Enable
bits : 3 - 3 (1 bit)

HBISOFLUSHES : High Bandwidth Isochronous IN Flush Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

MDATAES : MData Interrupt Enable
bits : 8 - 8 (1 bit)

DATAXES : DataX Interrupt Enable
bits : 9 - 9 (1 bit)

ERRORTRANSES : Transaction Error Interrupt Enable
bits : 10 - 10 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVEPTIER_BLK_MODE[0]

Device Endpoint Interrupt Enable Register
address_offset : 0x3E0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_BLK_MODE[0] DEVEPTIER_BLK_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_INTRPT_MODE[0]

Device Endpoint Interrupt Enable Register
address_offset : 0x3E0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_INTRPT_MODE[0] DEVEPTIER_INTRPT_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


HSTPIPINRQ[8]

Host Pipe IN Request Register
address_offset : 0x3FB0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPINRQ[8] HSTPIPINRQ[8] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INRQ INMODE

INRQ : IN Request Number before Freeze
bits : 0 - 7 (8 bit)

INMODE : IN Request Mode
bits : 8 - 8 (1 bit)


HSTPIPIMR_CTRL_MODE[9]

Host Pipe Mask Register
address_offset : 0x3FF4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIMR_CTRL_MODE[9] HSTPIPIMR_CTRL_MODE[9] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_ISO_MODE[9]

Host Pipe Mask Register
address_offset : 0x3FF4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_ISO_MODE[9] HSTPIPIMR_ISO_MODE[9] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE CRCERRE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_BLK_MODE[9]

Host Pipe Mask Register
address_offset : 0x3FF4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_BLK_MODE[9] HSTPIPIMR_BLK_MODE[9] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_INTRPT_MODE[9]

Host Pipe Mask Register
address_offset : 0x3FF4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_INTRPT_MODE[9] HSTPIPIMR_INTRPT_MODE[9] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVISR

Device Global Interrupt Status Register
address_offset : 0x4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVISR DEVISR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SUSP MSOF SOF EORST WAKEUP EORSM UPRSM PEP_0 PEP_1 PEP_2 PEP_3 PEP_4 PEP_5 PEP_6 PEP_7 PEP_8 PEP_9 DMA_1 DMA_2 DMA_3 DMA_4 DMA_5 DMA_6 DMA_7

SUSP : Suspend Interrupt
bits : 0 - 0 (1 bit)

MSOF : Micro Start of Frame Interrupt
bits : 1 - 1 (1 bit)

SOF : Start of Frame Interrupt
bits : 2 - 2 (1 bit)

EORST : End of Reset Interrupt
bits : 3 - 3 (1 bit)

WAKEUP : Wake-Up Interrupt
bits : 4 - 4 (1 bit)

EORSM : End of Resume Interrupt
bits : 5 - 5 (1 bit)

UPRSM : Upstream Resume Interrupt
bits : 6 - 6 (1 bit)

PEP_0 : Endpoint 0 Interrupt
bits : 12 - 12 (1 bit)

PEP_1 : Endpoint 1 Interrupt
bits : 13 - 13 (1 bit)

PEP_2 : Endpoint 2 Interrupt
bits : 14 - 14 (1 bit)

PEP_3 : Endpoint 3 Interrupt
bits : 15 - 15 (1 bit)

PEP_4 : Endpoint 4 Interrupt
bits : 16 - 16 (1 bit)

PEP_5 : Endpoint 5 Interrupt
bits : 17 - 17 (1 bit)

PEP_6 : Endpoint 6 Interrupt
bits : 18 - 18 (1 bit)

PEP_7 : Endpoint 7 Interrupt
bits : 19 - 19 (1 bit)

PEP_8 : Endpoint 8 Interrupt
bits : 20 - 20 (1 bit)

PEP_9 : Endpoint 9 Interrupt
bits : 21 - 21 (1 bit)

DMA_1 : DMA Channel 1 Interrupt
bits : 25 - 25 (1 bit)

DMA_2 : DMA Channel 2 Interrupt
bits : 26 - 26 (1 bit)

DMA_3 : DMA Channel 3 Interrupt
bits : 27 - 27 (1 bit)

DMA_4 : DMA Channel 4 Interrupt
bits : 28 - 28 (1 bit)

DMA_5 : DMA Channel 5 Interrupt
bits : 29 - 29 (1 bit)

DMA_6 : DMA Channel 6 Interrupt
bits : 30 - 30 (1 bit)

DMA_7 : DMA Channel 7 Interrupt
bits : 31 - 31 (1 bit)


DEVDMAADDRESS

Device DMA Channel Address Register
address_offset : 0x4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMAADDRESS DEVDMAADDRESS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)


HSTDMAADDRESS

Host DMA Channel Address Register
address_offset : 0x4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMAADDRESS HSTDMAADDRESS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)


HSTCTRL

Host General Control Register
address_offset : 0x400 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTCTRL HSTCTRL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SOFE RESET RESUME SPDCONF

SOFE : Start of Frame Generation Enable
bits : 8 - 8 (1 bit)

RESET : Send USB Reset
bits : 9 - 9 (1 bit)

RESUME : Send USB Resume
bits : 10 - 10 (1 bit)

SPDCONF : Mode Configuration
bits : 12 - 13 (2 bit)

Enumeration: SPDCONFSelect

0x0 : NORMAL

The host starts in Full-speed mode and performs a high-speed reset to switch to High-speed mode if the downstream peripheral is high-speed capable.

0x1 : LOW_POWER

For a better consumption, if high speed is not needed.

0x2 : HIGH_SPEED

Forced high speed.

0x3 : FORCED_FS

The host remains in Full-speed mode whatever the peripheral speed capability.

End of enumeration elements list.


HSTISR

Host Global Interrupt Status Register
address_offset : 0x404 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTISR HSTISR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DCONNI DDISCI RSTI RSMEDI RXRSMI HSOFI HWUPI PEP_0 PEP_1 PEP_2 PEP_3 PEP_4 PEP_5 PEP_6 PEP_7 PEP_8 PEP_9 DMA_0 DMA_1 DMA_2 DMA_3 DMA_4 DMA_5 DMA_6

DCONNI : Device Connection Interrupt
bits : 0 - 0 (1 bit)

DDISCI : Device Disconnection Interrupt
bits : 1 - 1 (1 bit)

RSTI : USB Reset Sent Interrupt
bits : 2 - 2 (1 bit)

RSMEDI : Downstream Resume Sent Interrupt
bits : 3 - 3 (1 bit)

RXRSMI : Upstream Resume Received Interrupt
bits : 4 - 4 (1 bit)

HSOFI : Host Start of Frame Interrupt
bits : 5 - 5 (1 bit)

HWUPI : Host Wake-Up Interrupt
bits : 6 - 6 (1 bit)

PEP_0 : Pipe 0 Interrupt
bits : 8 - 8 (1 bit)

PEP_1 : Pipe 1 Interrupt
bits : 9 - 9 (1 bit)

PEP_2 : Pipe 2 Interrupt
bits : 10 - 10 (1 bit)

PEP_3 : Pipe 3 Interrupt
bits : 11 - 11 (1 bit)

PEP_4 : Pipe 4 Interrupt
bits : 12 - 12 (1 bit)

PEP_5 : Pipe 5 Interrupt
bits : 13 - 13 (1 bit)

PEP_6 : Pipe 6 Interrupt
bits : 14 - 14 (1 bit)

PEP_7 : Pipe 7 Interrupt
bits : 15 - 15 (1 bit)

PEP_8 : Pipe 8 Interrupt
bits : 16 - 16 (1 bit)

PEP_9 : Pipe 9 Interrupt
bits : 17 - 17 (1 bit)

DMA_0 : DMA Channel 0 Interrupt
bits : 25 - 25 (1 bit)

DMA_1 : DMA Channel 1 Interrupt
bits : 26 - 26 (1 bit)

DMA_2 : DMA Channel 2 Interrupt
bits : 27 - 27 (1 bit)

DMA_3 : DMA Channel 3 Interrupt
bits : 28 - 28 (1 bit)

DMA_4 : DMA Channel 4 Interrupt
bits : 29 - 29 (1 bit)

DMA_5 : DMA Channel 5 Interrupt
bits : 30 - 30 (1 bit)

DMA_6 : DMA Channel 6 Interrupt
bits : 31 - 31 (1 bit)


HSTICR

Host Global Interrupt Clear Register
address_offset : 0x408 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTICR HSTICR write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DCONNIC DDISCIC RSTIC RSMEDIC RXRSMIC HSOFIC HWUPIC

DCONNIC : Device Connection Interrupt Clear
bits : 0 - 0 (1 bit)

DDISCIC : Device Disconnection Interrupt Clear
bits : 1 - 1 (1 bit)

RSTIC : USB Reset Sent Interrupt Clear
bits : 2 - 2 (1 bit)

RSMEDIC : Downstream Resume Sent Interrupt Clear
bits : 3 - 3 (1 bit)

RXRSMIC : Upstream Resume Received Interrupt Clear
bits : 4 - 4 (1 bit)

HSOFIC : Host Start of Frame Interrupt Clear
bits : 5 - 5 (1 bit)

HWUPIC : Host Wake-Up Interrupt Clear
bits : 6 - 6 (1 bit)


DEVEPTCFG[2]

Device Endpoint Configuration Register
address_offset : 0x40C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVEPTCFG[2] DEVEPTCFG[2] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC EPBK EPSIZE EPDIR AUTOSW EPTYPE NBTRANS

ALLOC : Endpoint Memory Allocate
bits : 1 - 1 (1 bit)

EPBK : Endpoint Banks
bits : 2 - 3 (2 bit)

Enumeration: EPBKSelect

0x0 : 1_BANK

Single-bank endpoint

0x1 : 2_BANK

Double-bank endpoint

0x2 : 3_BANK

Triple-bank endpoint

End of enumeration elements list.

EPSIZE : Endpoint Size
bits : 4 - 6 (3 bit)

Enumeration: EPSIZESelect

0x0 : 8_BYTE

8 bytes

0x1 : 16_BYTE

16 bytes

0x2 : 32_BYTE

32 bytes

0x3 : 64_BYTE

64 bytes

0x4 : 128_BYTE

128 bytes

0x5 : 256_BYTE

256 bytes

0x6 : 512_BYTE

512 bytes

0x7 : 1024_BYTE

1024 bytes

End of enumeration elements list.

EPDIR : Endpoint Direction
bits : 8 - 8 (1 bit)

Enumeration: EPDIRSelect

0 : OUT

The endpoint direction is OUT.

1 : IN

The endpoint direction is IN (nor for control endpoints).

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 9 - 9 (1 bit)

EPTYPE : Endpoint Type
bits : 11 - 12 (2 bit)

Enumeration: EPTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

NBTRANS : Number of transactions per microframe for isochronous endpoint
bits : 13 - 14 (2 bit)

Enumeration: NBTRANSSelect

0x0 : _0_TRANS

Reserved to endpoint that does not have the high-bandwidth isochronous capability.

0x1 : _1_TRANS

Default value: one transaction per microframe.

0x2 : _2_TRANS

Two transactions per microframe. This endpoint should be configured as double-bank.

0x3 : _3_TRANS

Three transactions per microframe. This endpoint should be configured as triple-bank.

End of enumeration elements list.


HSTIFR

Host Global Interrupt Set Register
address_offset : 0x40C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTIFR HSTIFR write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DCONNIS DDISCIS RSTIS RSMEDIS RXRSMIS HSOFIS HWUPIS DMA_0 DMA_1 DMA_2 DMA_3 DMA_4 DMA_5 DMA_6

DCONNIS : Device Connection Interrupt Set
bits : 0 - 0 (1 bit)

DDISCIS : Device Disconnection Interrupt Set
bits : 1 - 1 (1 bit)

RSTIS : USB Reset Sent Interrupt Set
bits : 2 - 2 (1 bit)

RSMEDIS : Downstream Resume Sent Interrupt Set
bits : 3 - 3 (1 bit)

RXRSMIS : Upstream Resume Received Interrupt Set
bits : 4 - 4 (1 bit)

HSOFIS : Host Start of Frame Interrupt Set
bits : 5 - 5 (1 bit)

HWUPIS : Host Wake-Up Interrupt Set
bits : 6 - 6 (1 bit)

DMA_0 : DMA Channel 0 Interrupt Set
bits : 25 - 25 (1 bit)

DMA_1 : DMA Channel 1 Interrupt Set
bits : 26 - 26 (1 bit)

DMA_2 : DMA Channel 2 Interrupt Set
bits : 27 - 27 (1 bit)

DMA_3 : DMA Channel 3 Interrupt Set
bits : 28 - 28 (1 bit)

DMA_4 : DMA Channel 4 Interrupt Set
bits : 29 - 29 (1 bit)

DMA_5 : DMA Channel 5 Interrupt Set
bits : 30 - 30 (1 bit)

DMA_6 : DMA Channel 6 Interrupt Set
bits : 31 - 31 (1 bit)


HSTIMR

Host Global Interrupt Mask Register
address_offset : 0x410 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTIMR HSTIMR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DCONNIE DDISCIE RSTIE RSMEDIE RXRSMIE HSOFIE HWUPIE PEP_0 PEP_1 PEP_2 PEP_3 PEP_4 PEP_5 PEP_6 PEP_7 PEP_8 PEP_9 DMA_0 DMA_1 DMA_2 DMA_3 DMA_4 DMA_5 DMA_6

DCONNIE : Device Connection Interrupt Enable
bits : 0 - 0 (1 bit)

DDISCIE : Device Disconnection Interrupt Enable
bits : 1 - 1 (1 bit)

RSTIE : USB Reset Sent Interrupt Enable
bits : 2 - 2 (1 bit)

RSMEDIE : Downstream Resume Sent Interrupt Enable
bits : 3 - 3 (1 bit)

RXRSMIE : Upstream Resume Received Interrupt Enable
bits : 4 - 4 (1 bit)

HSOFIE : Host Start of Frame Interrupt Enable
bits : 5 - 5 (1 bit)

HWUPIE : Host Wake-Up Interrupt Enable
bits : 6 - 6 (1 bit)

PEP_0 : Pipe 0 Interrupt Enable
bits : 8 - 8 (1 bit)

PEP_1 : Pipe 1 Interrupt Enable
bits : 9 - 9 (1 bit)

PEP_2 : Pipe 2 Interrupt Enable
bits : 10 - 10 (1 bit)

PEP_3 : Pipe 3 Interrupt Enable
bits : 11 - 11 (1 bit)

PEP_4 : Pipe 4 Interrupt Enable
bits : 12 - 12 (1 bit)

PEP_5 : Pipe 5 Interrupt Enable
bits : 13 - 13 (1 bit)

PEP_6 : Pipe 6 Interrupt Enable
bits : 14 - 14 (1 bit)

PEP_7 : Pipe 7 Interrupt Enable
bits : 15 - 15 (1 bit)

PEP_8 : Pipe 8 Interrupt Enable
bits : 16 - 16 (1 bit)

PEP_9 : Pipe 9 Interrupt Enable
bits : 17 - 17 (1 bit)

DMA_0 : DMA Channel 0 Interrupt Enable
bits : 25 - 25 (1 bit)

DMA_1 : DMA Channel 1 Interrupt Enable
bits : 26 - 26 (1 bit)

DMA_2 : DMA Channel 2 Interrupt Enable
bits : 27 - 27 (1 bit)

DMA_3 : DMA Channel 3 Interrupt Enable
bits : 28 - 28 (1 bit)

DMA_4 : DMA Channel 4 Interrupt Enable
bits : 29 - 29 (1 bit)

DMA_5 : DMA Channel 5 Interrupt Enable
bits : 30 - 30 (1 bit)

DMA_6 : DMA Channel 6 Interrupt Enable
bits : 31 - 31 (1 bit)


HSTIDR

Host Global Interrupt Disable Register
address_offset : 0x414 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTIDR HSTIDR write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DCONNIEC DDISCIEC RSTIEC RSMEDIEC RXRSMIEC HSOFIEC HWUPIEC PEP_0 PEP_1 PEP_2 PEP_3 PEP_4 PEP_5 PEP_6 PEP_7 PEP_8 PEP_9 DMA_0 DMA_1 DMA_2 DMA_3 DMA_4 DMA_5 DMA_6

DCONNIEC : Device Connection Interrupt Disable
bits : 0 - 0 (1 bit)

DDISCIEC : Device Disconnection Interrupt Disable
bits : 1 - 1 (1 bit)

RSTIEC : USB Reset Sent Interrupt Disable
bits : 2 - 2 (1 bit)

RSMEDIEC : Downstream Resume Sent Interrupt Disable
bits : 3 - 3 (1 bit)

RXRSMIEC : Upstream Resume Received Interrupt Disable
bits : 4 - 4 (1 bit)

HSOFIEC : Host Start of Frame Interrupt Disable
bits : 5 - 5 (1 bit)

HWUPIEC : Host Wake-Up Interrupt Disable
bits : 6 - 6 (1 bit)

PEP_0 : Pipe 0 Interrupt Disable
bits : 8 - 8 (1 bit)

PEP_1 : Pipe 1 Interrupt Disable
bits : 9 - 9 (1 bit)

PEP_2 : Pipe 2 Interrupt Disable
bits : 10 - 10 (1 bit)

PEP_3 : Pipe 3 Interrupt Disable
bits : 11 - 11 (1 bit)

PEP_4 : Pipe 4 Interrupt Disable
bits : 12 - 12 (1 bit)

PEP_5 : Pipe 5 Interrupt Disable
bits : 13 - 13 (1 bit)

PEP_6 : Pipe 6 Interrupt Disable
bits : 14 - 14 (1 bit)

PEP_7 : Pipe 7 Interrupt Disable
bits : 15 - 15 (1 bit)

PEP_8 : Pipe 8 Interrupt Disable
bits : 16 - 16 (1 bit)

PEP_9 : Pipe 9 Interrupt Disable
bits : 17 - 17 (1 bit)

DMA_0 : DMA Channel 0 Interrupt Disable
bits : 25 - 25 (1 bit)

DMA_1 : DMA Channel 1 Interrupt Disable
bits : 26 - 26 (1 bit)

DMA_2 : DMA Channel 2 Interrupt Disable
bits : 27 - 27 (1 bit)

DMA_3 : DMA Channel 3 Interrupt Disable
bits : 28 - 28 (1 bit)

DMA_4 : DMA Channel 4 Interrupt Disable
bits : 29 - 29 (1 bit)

DMA_5 : DMA Channel 5 Interrupt Disable
bits : 30 - 30 (1 bit)

DMA_6 : DMA Channel 6 Interrupt Disable
bits : 31 - 31 (1 bit)


HSTIER

Host Global Interrupt Enable Register
address_offset : 0x418 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTIER HSTIER write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DCONNIES DDISCIES RSTIES RSMEDIES RXRSMIES HSOFIES HWUPIES PEP_0 PEP_1 PEP_2 PEP_3 PEP_4 PEP_5 PEP_6 PEP_7 PEP_8 PEP_9 DMA_0 DMA_1 DMA_2 DMA_3 DMA_4 DMA_5 DMA_6

DCONNIES : Device Connection Interrupt Enable
bits : 0 - 0 (1 bit)

DDISCIES : Device Disconnection Interrupt Enable
bits : 1 - 1 (1 bit)

RSTIES : USB Reset Sent Interrupt Enable
bits : 2 - 2 (1 bit)

RSMEDIES : Downstream Resume Sent Interrupt Enable
bits : 3 - 3 (1 bit)

RXRSMIES : Upstream Resume Received Interrupt Enable
bits : 4 - 4 (1 bit)

HSOFIES : Host Start of Frame Interrupt Enable
bits : 5 - 5 (1 bit)

HWUPIES : Host Wake-Up Interrupt Enable
bits : 6 - 6 (1 bit)

PEP_0 : Pipe 0 Interrupt Enable
bits : 8 - 8 (1 bit)

PEP_1 : Pipe 1 Interrupt Enable
bits : 9 - 9 (1 bit)

PEP_2 : Pipe 2 Interrupt Enable
bits : 10 - 10 (1 bit)

PEP_3 : Pipe 3 Interrupt Enable
bits : 11 - 11 (1 bit)

PEP_4 : Pipe 4 Interrupt Enable
bits : 12 - 12 (1 bit)

PEP_5 : Pipe 5 Interrupt Enable
bits : 13 - 13 (1 bit)

PEP_6 : Pipe 6 Interrupt Enable
bits : 14 - 14 (1 bit)

PEP_7 : Pipe 7 Interrupt Enable
bits : 15 - 15 (1 bit)

PEP_8 : Pipe 8 Interrupt Enable
bits : 16 - 16 (1 bit)

PEP_9 : Pipe 9 Interrupt Enable
bits : 17 - 17 (1 bit)

DMA_0 : DMA Channel 0 Interrupt Enable
bits : 25 - 25 (1 bit)

DMA_1 : DMA Channel 1 Interrupt Enable
bits : 26 - 26 (1 bit)

DMA_2 : DMA Channel 2 Interrupt Enable
bits : 27 - 27 (1 bit)

DMA_3 : DMA Channel 3 Interrupt Enable
bits : 28 - 28 (1 bit)

DMA_4 : DMA Channel 4 Interrupt Enable
bits : 29 - 29 (1 bit)

DMA_5 : DMA Channel 5 Interrupt Enable
bits : 30 - 30 (1 bit)

DMA_6 : DMA Channel 6 Interrupt Enable
bits : 31 - 31 (1 bit)


HSTPIPERR[8]

Host Pipe Error Register
address_offset : 0x4190 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPERR[8] HSTPIPERR[8] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DATATGL DATAPID PID TIMEOUT CRC16 COUNTER

DATATGL : Data Toggle Error
bits : 0 - 0 (1 bit)

DATAPID : Data PID Error
bits : 1 - 1 (1 bit)

PID : Data PID Error
bits : 2 - 2 (1 bit)

TIMEOUT : Time-Out Error
bits : 3 - 3 (1 bit)

CRC16 : CRC16 Error
bits : 4 - 4 (1 bit)

COUNTER : Error Counter
bits : 5 - 6 (2 bit)


HSTPIP

Host Pipe Register
address_offset : 0x41C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIP HSTPIP read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 PEN0 PEN1 PEN2 PEN3 PEN4 PEN5 PEN6 PEN7 PEN8 PRST0 PRST1 PRST2 PRST3 PRST4 PRST5 PRST6 PRST7 PRST8

PEN0 : Pipe 0 Enable
bits : 0 - 0 (1 bit)

PEN1 : Pipe 1 Enable
bits : 1 - 1 (1 bit)

PEN2 : Pipe 2 Enable
bits : 2 - 2 (1 bit)

PEN3 : Pipe 3 Enable
bits : 3 - 3 (1 bit)

PEN4 : Pipe 4 Enable
bits : 4 - 4 (1 bit)

PEN5 : Pipe 5 Enable
bits : 5 - 5 (1 bit)

PEN6 : Pipe 6 Enable
bits : 6 - 6 (1 bit)

PEN7 : Pipe 7 Enable
bits : 7 - 7 (1 bit)

PEN8 : Pipe 8 Enable
bits : 8 - 8 (1 bit)

PRST0 : Pipe 0 Reset
bits : 16 - 16 (1 bit)

PRST1 : Pipe 1 Reset
bits : 17 - 17 (1 bit)

PRST2 : Pipe 2 Reset
bits : 18 - 18 (1 bit)

PRST3 : Pipe 3 Reset
bits : 19 - 19 (1 bit)

PRST4 : Pipe 4 Reset
bits : 20 - 20 (1 bit)

PRST5 : Pipe 5 Reset
bits : 21 - 21 (1 bit)

PRST6 : Pipe 6 Reset
bits : 22 - 22 (1 bit)

PRST7 : Pipe 7 Reset
bits : 23 - 23 (1 bit)

PRST8 : Pipe 8 Reset
bits : 24 - 24 (1 bit)


HSTFNUM

Host Frame Number Register
address_offset : 0x420 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTFNUM HSTFNUM read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 MFNUM FNUM FLENHIGH

MFNUM : Micro Frame Number
bits : 0 - 2 (3 bit)

FNUM : Frame Number
bits : 3 - 13 (11 bit)

FLENHIGH : Frame Length
bits : 16 - 23 (8 bit)


HSTPIPIER_CTRL_MODE[9]

Host Pipe Enable Register
address_offset : 0x4204 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIER_CTRL_MODE[9] HSTPIPIER_CTRL_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_ISO_MODE[9]

Host Pipe Enable Register
address_offset : 0x4204 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_ISO_MODE[9] HSTPIPIER_ISO_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES CRCERRES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_BLK_MODE[9]

Host Pipe Enable Register
address_offset : 0x4204 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_BLK_MODE[9] HSTPIPIER_BLK_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_INTRPT_MODE[9]

Host Pipe Enable Register
address_offset : 0x4204 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_INTRPT_MODE[9] HSTPIPIER_INTRPT_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVEPTICR_CTRL_MODE[1]

Device Endpoint Interrupt Clear Register
address_offset : 0x424 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTICR_CTRL_MODE[1] DEVEPTICR_CTRL_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_ISO_MODE[1]

Device Endpoint Interrupt Clear Register
address_offset : 0x424 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_ISO_MODE[1] DEVEPTICR_ISO_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC UNDERFIC HBISOINERRIC HBISOFLUSHIC OVERFIC CRCERRIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERRIC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHIC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_BLK_MODE[1]

Device Endpoint Interrupt Clear Register
address_offset : 0x424 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_BLK_MODE[1] DEVEPTICR_BLK_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_INTRPT_MODE[1]

Device Endpoint Interrupt Clear Register
address_offset : 0x424 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_INTRPT_MODE[1] DEVEPTICR_INTRPT_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTADDR1

Host Address 1 Register
address_offset : 0x424 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTADDR1 HSTADDR1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 HSTADDRP0 HSTADDRP1 HSTADDRP2 HSTADDRP3

HSTADDRP0 : USB Host Address
bits : 0 - 6 (7 bit)

HSTADDRP1 : USB Host Address
bits : 8 - 14 (7 bit)

HSTADDRP2 : USB Host Address
bits : 16 - 22 (7 bit)

HSTADDRP3 : USB Host Address
bits : 24 - 30 (7 bit)


HSTADDR2

Host Address 2 Register
address_offset : 0x428 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTADDR2 HSTADDR2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 HSTADDRP4 HSTADDRP5 HSTADDRP6 HSTADDRP7

HSTADDRP4 : USB Host Address
bits : 0 - 6 (7 bit)

HSTADDRP5 : USB Host Address
bits : 8 - 14 (7 bit)

HSTADDRP6 : USB Host Address
bits : 16 - 22 (7 bit)

HSTADDRP7 : USB Host Address
bits : 24 - 30 (7 bit)


HSTADDR3

Host Address 3 Register
address_offset : 0x42C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTADDR3 HSTADDR3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 HSTADDRP8 HSTADDRP9

HSTADDRP8 : USB Host Address
bits : 0 - 6 (7 bit)

HSTADDRP9 : USB Host Address
bits : 8 - 14 (7 bit)


DEVEPTIDR_CTRL_MODE[0]

Device Endpoint Interrupt Disable Register
address_offset : 0x440 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIDR_CTRL_MODE[0] DEVEPTIDR_CTRL_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_ISO_MODE[0]

Device Endpoint Interrupt Disable Register
address_offset : 0x440 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_ISO_MODE[0] DEVEPTIDR_ISO_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC UNDERFEC HBISOINERREC HBISOFLUSHEC OVERFEC SHORTPACKETEC MDATAEC DATAXEC ERRORTRANSEC NBUSYBKEC FIFOCONC EPDISHDMAC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFEC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERREC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHEC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

MDATAEC : MData Interrupt Clear
bits : 8 - 8 (1 bit)

DATAXEC : DataX Interrupt Clear
bits : 9 - 9 (1 bit)

ERRORTRANSEC : Transaction Error Interrupt Clear
bits : 10 - 10 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)


DEVEPTIDR_BLK_MODE[0]

Device Endpoint Interrupt Disable Register
address_offset : 0x440 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_BLK_MODE[0] DEVEPTIDR_BLK_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_INTRPT_MODE[0]

Device Endpoint Interrupt Disable Register
address_offset : 0x440 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_INTRPT_MODE[0] DEVEPTIDR_INTRPT_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


HSTPIPIDR_CTRL_MODE[9]

Host Pipe Disable Register
address_offset : 0x4414 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIDR_CTRL_MODE[9] HSTPIPIDR_CTRL_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_ISO_MODE[9]

Host Pipe Disable Register
address_offset : 0x4414 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_ISO_MODE[9] HSTPIPIDR_ISO_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC CRCERREC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

CRCERREC : CRC Error Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_BLK_MODE[9]

Host Pipe Disable Register
address_offset : 0x4414 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_BLK_MODE[9] HSTPIPIDR_BLK_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_INTRPT_MODE[9]

Host Pipe Disable Register
address_offset : 0x4414 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_INTRPT_MODE[9] HSTPIPIDR_INTRPT_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPINRQ[9]

Host Pipe IN Request Register
address_offset : 0x4624 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPINRQ[9] HSTPIPINRQ[9] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INRQ INMODE

INRQ : IN Request Number before Freeze
bits : 0 - 7 (8 bit)

INMODE : IN Request Mode
bits : 8 - 8 (1 bit)


HSTPIPERR[9]

Host Pipe Error Register
address_offset : 0x4834 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPERR[9] HSTPIPERR[9] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DATATGL DATAPID PID TIMEOUT CRC16 COUNTER

DATATGL : Data Toggle Error
bits : 0 - 0 (1 bit)

DATAPID : Data PID Error
bits : 1 - 1 (1 bit)

PID : Data PID Error
bits : 2 - 2 (1 bit)

TIMEOUT : Time-Out Error
bits : 3 - 3 (1 bit)

CRC16 : CRC16 Error
bits : 4 - 4 (1 bit)

COUNTER : Error Counter
bits : 5 - 6 (2 bit)


DEVEPTIFR_CTRL_MODE[1]

Device Endpoint Interrupt Set Register
address_offset : 0x4B4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIFR_CTRL_MODE[1] DEVEPTIFR_CTRL_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_ISO_MODE[1]

Device Endpoint Interrupt Set Register
address_offset : 0x4B4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_ISO_MODE[1] DEVEPTIFR_ISO_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS UNDERFIS HBISOINERRIS HBISOFLUSHIS OVERFIS CRCERRIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

HBISOINERRIS : High Bandwidth Isochronous IN Underflow Error Interrupt Set
bits : 3 - 3 (1 bit)

HBISOFLUSHIS : High Bandwidth Isochronous IN Flush Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_BLK_MODE[1]

Device Endpoint Interrupt Set Register
address_offset : 0x4B4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_BLK_MODE[1] DEVEPTIFR_BLK_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_INTRPT_MODE[1]

Device Endpoint Interrupt Set Register
address_offset : 0x4B4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_INTRPT_MODE[1] DEVEPTIFR_INTRPT_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTISR_CTRL_MODE[2]

Device Endpoint Interrupt Status Register
address_offset : 0x4CC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTISR_CTRL_MODE[2] DEVEPTISR_CTRL_MODE[2] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_ISO_MODE[2]

Device Endpoint Interrupt Status Register
address_offset : 0x4CC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_ISO_MODE[2] DEVEPTISR_ISO_MODE[2] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI UNDERFI HBISOINERRI HBISOFLUSHI OVERFI CRCERRI SHORTPACKET DTSEQ ERRORTRANS NBUSYBK CURRBK RWALL CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRI : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHI : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

ERRORTRANS : High-bandwidth Isochronous OUT Endpoint Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_BLK_MODE[2]

Device Endpoint Interrupt Status Register
address_offset : 0x4CC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_BLK_MODE[2] DEVEPTISR_BLK_MODE[2] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_INTRPT_MODE[2]

Device Endpoint Interrupt Status Register
address_offset : 0x4CC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_INTRPT_MODE[2] DEVEPTISR_INTRPT_MODE[2] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


HSTPIPCFG0

Host Pipe Configuration Register
address_offset : 0x500 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPCFG0 HSTPIPCFG0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM INTFRQ

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

INTFRQ : Pipe Interrupt Request Frequency
bits : 24 - 31 (8 bit)


HSTPIPCFG_CTRL_BULK_MODE0

Host Pipe Configuration Register
address_offset : 0x500 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
alternate_register : USBHS_HSTPIPCFG[%s]
reset_Mask : 0x0

HSTPIPCFG_CTRL_BULK_MODE0 HSTPIPCFG_CTRL_BULK_MODE0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM PINGEN BINTERVAL

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

PINGEN : Ping Enable
bits : 20 - 20 (1 bit)

BINTERVAL : bInterval Parameter for the Bulk-Out/Ping Transaction
bits : 24 - 31 (8 bit)


HSTPIPCFG0_HSBOHSCP

Host Pipe Configuration Register (n = 0)
address_offset : 0x500 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTPIPCFG0_HSBOHSCP HSTPIPCFG0_HSBOHSCP read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM PINGEN BINTERVAL

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)
access : read-write

PBK : Pipe Banks
bits : 2 - 3 (2 bit)
access : read-write

Enumeration:

0x0 : 1_BANK

Single-bank pipe

0x1 : 2_BANK

Double-bank pipe

0x2 : 3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)
access : read-write

Enumeration:

0x0 : 8_BYTE

8 bytes

0x1 : 16_BYTE

16 bytes

0x2 : 32_BYTE

32 bytes

0x3 : 64_BYTE

64 bytes

0x4 : 128_BYTE

128 bytes

0x5 : 256_BYTE

256 bytes

0x6 : 512_BYTE

512 bytes

0x7 : 1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)
access : read-write

Enumeration:

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)
access : read-write

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)
access : read-write

Enumeration:

0x0 : CTRL

Control

0x2 : BLK

Bulk

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)
access : read-write

PINGEN : Ping Enable
bits : 20 - 20 (1 bit)
access : read-write

BINTERVAL : Binterval Parameter for the Bulk-Out/Ping Transaction
bits : 24 - 31 (8 bit)
access : read-write


HSTPIPCFG1

Host Pipe Configuration Register
address_offset : 0x504 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPCFG1 HSTPIPCFG1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM INTFRQ

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

INTFRQ : Pipe Interrupt Request Frequency
bits : 24 - 31 (8 bit)


HSTPIPCFG_CTRL_BULK_MODE1

Host Pipe Configuration Register
address_offset : 0x504 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
alternate_register : USBHS_HSTPIPCFG[%s]
reset_Mask : 0x0

HSTPIPCFG_CTRL_BULK_MODE1 HSTPIPCFG_CTRL_BULK_MODE1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM PINGEN BINTERVAL

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

PINGEN : Ping Enable
bits : 20 - 20 (1 bit)

BINTERVAL : bInterval Parameter for the Bulk-Out/Ping Transaction
bits : 24 - 31 (8 bit)


HSTPIPCFG2

Host Pipe Configuration Register
address_offset : 0x508 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPCFG2 HSTPIPCFG2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM INTFRQ

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

INTFRQ : Pipe Interrupt Request Frequency
bits : 24 - 31 (8 bit)


HSTPIPCFG_CTRL_BULK_MODE2

Host Pipe Configuration Register
address_offset : 0x508 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
alternate_register : USBHS_HSTPIPCFG[%s]
reset_Mask : 0x0

HSTPIPCFG_CTRL_BULK_MODE2 HSTPIPCFG_CTRL_BULK_MODE2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM PINGEN BINTERVAL

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

PINGEN : Ping Enable
bits : 20 - 20 (1 bit)

BINTERVAL : bInterval Parameter for the Bulk-Out/Ping Transaction
bits : 24 - 31 (8 bit)


HSTPIPCFG3

Host Pipe Configuration Register
address_offset : 0x50C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPCFG3 HSTPIPCFG3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM INTFRQ

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

INTFRQ : Pipe Interrupt Request Frequency
bits : 24 - 31 (8 bit)


HSTPIPCFG_CTRL_BULK_MODE3

Host Pipe Configuration Register
address_offset : 0x50C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
alternate_register : USBHS_HSTPIPCFG[%s]
reset_Mask : 0x0

HSTPIPCFG_CTRL_BULK_MODE3 HSTPIPCFG_CTRL_BULK_MODE3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM PINGEN BINTERVAL

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

PINGEN : Ping Enable
bits : 20 - 20 (1 bit)

BINTERVAL : bInterval Parameter for the Bulk-Out/Ping Transaction
bits : 24 - 31 (8 bit)


HSTPIPCFG4

Host Pipe Configuration Register
address_offset : 0x510 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPCFG4 HSTPIPCFG4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM INTFRQ

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

INTFRQ : Pipe Interrupt Request Frequency
bits : 24 - 31 (8 bit)


HSTPIPCFG_CTRL_BULK_MODE4

Host Pipe Configuration Register
address_offset : 0x510 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
alternate_register : USBHS_HSTPIPCFG[%s]
reset_Mask : 0x0

HSTPIPCFG_CTRL_BULK_MODE4 HSTPIPCFG_CTRL_BULK_MODE4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM PINGEN BINTERVAL

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

PINGEN : Ping Enable
bits : 20 - 20 (1 bit)

BINTERVAL : bInterval Parameter for the Bulk-Out/Ping Transaction
bits : 24 - 31 (8 bit)


HSTPIPCFG5

Host Pipe Configuration Register
address_offset : 0x514 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPCFG5 HSTPIPCFG5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM INTFRQ

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

INTFRQ : Pipe Interrupt Request Frequency
bits : 24 - 31 (8 bit)


HSTPIPCFG_CTRL_BULK_MODE5

Host Pipe Configuration Register
address_offset : 0x514 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
alternate_register : USBHS_HSTPIPCFG[%s]
reset_Mask : 0x0

HSTPIPCFG_CTRL_BULK_MODE5 HSTPIPCFG_CTRL_BULK_MODE5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM PINGEN BINTERVAL

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

PINGEN : Ping Enable
bits : 20 - 20 (1 bit)

BINTERVAL : bInterval Parameter for the Bulk-Out/Ping Transaction
bits : 24 - 31 (8 bit)


DEVEPTCFG[3]

Device Endpoint Configuration Register
address_offset : 0x518 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVEPTCFG[3] DEVEPTCFG[3] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC EPBK EPSIZE EPDIR AUTOSW EPTYPE NBTRANS

ALLOC : Endpoint Memory Allocate
bits : 1 - 1 (1 bit)

EPBK : Endpoint Banks
bits : 2 - 3 (2 bit)

Enumeration: EPBKSelect

0x0 : 1_BANK

Single-bank endpoint

0x1 : 2_BANK

Double-bank endpoint

0x2 : 3_BANK

Triple-bank endpoint

End of enumeration elements list.

EPSIZE : Endpoint Size
bits : 4 - 6 (3 bit)

Enumeration: EPSIZESelect

0x0 : 8_BYTE

8 bytes

0x1 : 16_BYTE

16 bytes

0x2 : 32_BYTE

32 bytes

0x3 : 64_BYTE

64 bytes

0x4 : 128_BYTE

128 bytes

0x5 : 256_BYTE

256 bytes

0x6 : 512_BYTE

512 bytes

0x7 : 1024_BYTE

1024 bytes

End of enumeration elements list.

EPDIR : Endpoint Direction
bits : 8 - 8 (1 bit)

Enumeration: EPDIRSelect

0 : OUT

The endpoint direction is OUT.

1 : IN

The endpoint direction is IN (nor for control endpoints).

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 9 - 9 (1 bit)

EPTYPE : Endpoint Type
bits : 11 - 12 (2 bit)

Enumeration: EPTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

NBTRANS : Number of transactions per microframe for isochronous endpoint
bits : 13 - 14 (2 bit)

Enumeration: NBTRANSSelect

0x0 : _0_TRANS

Reserved to endpoint that does not have the high-bandwidth isochronous capability.

0x1 : _1_TRANS

Default value: one transaction per microframe.

0x2 : _2_TRANS

Two transactions per microframe. This endpoint should be configured as double-bank.

0x3 : _3_TRANS

Three transactions per microframe. This endpoint should be configured as triple-bank.

End of enumeration elements list.


HSTPIPCFG6

Host Pipe Configuration Register
address_offset : 0x518 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPCFG6 HSTPIPCFG6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM INTFRQ

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

INTFRQ : Pipe Interrupt Request Frequency
bits : 24 - 31 (8 bit)


HSTPIPCFG_CTRL_BULK_MODE6

Host Pipe Configuration Register
address_offset : 0x518 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
alternate_register : USBHS_HSTPIPCFG[%s]
reset_Mask : 0x0

HSTPIPCFG_CTRL_BULK_MODE6 HSTPIPCFG_CTRL_BULK_MODE6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM PINGEN BINTERVAL

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

PINGEN : Ping Enable
bits : 20 - 20 (1 bit)

BINTERVAL : bInterval Parameter for the Bulk-Out/Ping Transaction
bits : 24 - 31 (8 bit)


HSTPIPCFG7

Host Pipe Configuration Register
address_offset : 0x51C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPCFG7 HSTPIPCFG7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM INTFRQ

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

INTFRQ : Pipe Interrupt Request Frequency
bits : 24 - 31 (8 bit)


HSTPIPCFG_CTRL_BULK_MODE7

Host Pipe Configuration Register
address_offset : 0x51C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
alternate_register : USBHS_HSTPIPCFG[%s]
reset_Mask : 0x0

HSTPIPCFG_CTRL_BULK_MODE7 HSTPIPCFG_CTRL_BULK_MODE7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM PINGEN BINTERVAL

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

PINGEN : Ping Enable
bits : 20 - 20 (1 bit)

BINTERVAL : bInterval Parameter for the Bulk-Out/Ping Transaction
bits : 24 - 31 (8 bit)


HSTPIPCFG8

Host Pipe Configuration Register
address_offset : 0x520 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPCFG8 HSTPIPCFG8 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM INTFRQ

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

INTFRQ : Pipe Interrupt Request Frequency
bits : 24 - 31 (8 bit)


HSTPIPCFG_CTRL_BULK_MODE8

Host Pipe Configuration Register
address_offset : 0x520 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
alternate_register : USBHS_HSTPIPCFG[%s]
reset_Mask : 0x0

HSTPIPCFG_CTRL_BULK_MODE8 HSTPIPCFG_CTRL_BULK_MODE8 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM PINGEN BINTERVAL

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

PINGEN : Ping Enable
bits : 20 - 20 (1 bit)

BINTERVAL : bInterval Parameter for the Bulk-Out/Ping Transaction
bits : 24 - 31 (8 bit)


HSTPIPCFG9

Host Pipe Configuration Register
address_offset : 0x524 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPCFG9 HSTPIPCFG9 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM INTFRQ

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

INTFRQ : Pipe Interrupt Request Frequency
bits : 24 - 31 (8 bit)


HSTPIPCFG_CTRL_BULK_MODE9

Host Pipe Configuration Register
address_offset : 0x524 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
alternate_register : USBHS_HSTPIPCFG[%s]
reset_Mask : 0x0

HSTPIPCFG_CTRL_BULK_MODE9 HSTPIPCFG_CTRL_BULK_MODE9 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM PINGEN BINTERVAL

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

PINGEN : Ping Enable
bits : 20 - 20 (1 bit)

BINTERVAL : bInterval Parameter for the Bulk-Out/Ping Transaction
bits : 24 - 31 (8 bit)


HSTPIPISR_CTRL_MODE0

Host Pipe Status Register
address_offset : 0x530 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPISR_CTRL_MODE0 HSTPIPISR_CTRL_MODE0 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_ISO_MODE0

Host Pipe Status Register
address_offset : 0x530 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_ISO_MODE0 HSTPIPISR_ISO_MODE0 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI CRCERRI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_BLK_MODE0

Host Pipe Status Register
address_offset : 0x530 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_BLK_MODE0 HSTPIPISR_BLK_MODE0 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_INTRPT_MODE0

Host Pipe Status Register
address_offset : 0x530 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_INTRPT_MODE0 HSTPIPISR_INTRPT_MODE0 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR0

Host Pipe Status Register (n = 0)
address_offset : 0x530 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

HSTPIPISR0 HSTPIPISR0 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)
access : read-only

Enumeration:

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)
access : read-only

Enumeration:

0x0 : 0_BUSY

0 busy bank (all banks free)

0x1 : 1_BUSY

1 busy bank

0x2 : 2_BUSY

2 busy banks

0x3 : 3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)
access : read-only

Enumeration:

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)
access : read-only

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)
access : read-only

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)
access : read-only


HSTPIPISR0_INTPIPES

Host Pipe Status Register (n = 0)
address_offset : 0x530 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

HSTPIPISR0_INTPIPES HSTPIPISR0_INTPIPES read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)
access : read-only

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)
access : read-only

Enumeration:

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)
access : read-only

Enumeration:

0x0 : 0_BUSY

0 busy bank (all banks free)

0x1 : 1_BUSY

1 busy bank

0x2 : 2_BUSY

2 busy banks

0x3 : 3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)
access : read-only

Enumeration:

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)
access : read-only

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)
access : read-only

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)
access : read-only


HSTPIPISR0_ISOPIPES

Host Pipe Status Register (n = 0)
address_offset : 0x530 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

HSTPIPISR0_ISOPIPES HSTPIPISR0_ISOPIPES read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI CRCERRI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)
access : read-only

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)
access : read-only

Enumeration:

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)
access : read-only

Enumeration:

0x0 : 0_BUSY

0 busy bank (all banks free)

0x1 : 1_BUSY

1 busy bank

0x2 : 2_BUSY

2 busy banks

0x3 : 3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)
access : read-only

Enumeration:

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)
access : read-only

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)
access : read-only

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)
access : read-only


HSTPIPISR_CTRL_MODE1

Host Pipe Status Register
address_offset : 0x534 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPISR_CTRL_MODE1 HSTPIPISR_CTRL_MODE1 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_ISO_MODE1

Host Pipe Status Register
address_offset : 0x534 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_ISO_MODE1 HSTPIPISR_ISO_MODE1 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI CRCERRI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_BLK_MODE1

Host Pipe Status Register
address_offset : 0x534 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_BLK_MODE1 HSTPIPISR_BLK_MODE1 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_INTRPT_MODE1

Host Pipe Status Register
address_offset : 0x534 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_INTRPT_MODE1 HSTPIPISR_INTRPT_MODE1 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR1

Host Pipe Status Register (n = 0)
address_offset : 0x534 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

HSTPIPISR1 HSTPIPISR1 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)
access : read-only

Enumeration:

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)
access : read-only

Enumeration:

0x0 : 0_BUSY

0 busy bank (all banks free)

0x1 : 1_BUSY

1 busy bank

0x2 : 2_BUSY

2 busy banks

0x3 : 3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)
access : read-only

Enumeration:

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)
access : read-only

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)
access : read-only

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)
access : read-only


HSTPIPISR_CTRL_MODE2

Host Pipe Status Register
address_offset : 0x538 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPISR_CTRL_MODE2 HSTPIPISR_CTRL_MODE2 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_ISO_MODE2

Host Pipe Status Register
address_offset : 0x538 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_ISO_MODE2 HSTPIPISR_ISO_MODE2 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI CRCERRI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_BLK_MODE2

Host Pipe Status Register
address_offset : 0x538 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_BLK_MODE2 HSTPIPISR_BLK_MODE2 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_INTRPT_MODE2

Host Pipe Status Register
address_offset : 0x538 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_INTRPT_MODE2 HSTPIPISR_INTRPT_MODE2 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR2

Host Pipe Status Register (n = 0)
address_offset : 0x538 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

HSTPIPISR2 HSTPIPISR2 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)
access : read-only

Enumeration:

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)
access : read-only

Enumeration:

0x0 : 0_BUSY

0 busy bank (all banks free)

0x1 : 1_BUSY

1 busy bank

0x2 : 2_BUSY

2 busy banks

0x3 : 3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)
access : read-only

Enumeration:

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)
access : read-only

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)
access : read-only

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)
access : read-only


HSTPIPISR_CTRL_MODE3

Host Pipe Status Register
address_offset : 0x53C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPISR_CTRL_MODE3 HSTPIPISR_CTRL_MODE3 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_ISO_MODE3

Host Pipe Status Register
address_offset : 0x53C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_ISO_MODE3 HSTPIPISR_ISO_MODE3 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI CRCERRI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_BLK_MODE3

Host Pipe Status Register
address_offset : 0x53C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_BLK_MODE3 HSTPIPISR_BLK_MODE3 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_INTRPT_MODE3

Host Pipe Status Register
address_offset : 0x53C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_INTRPT_MODE3 HSTPIPISR_INTRPT_MODE3 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR3

Host Pipe Status Register (n = 0)
address_offset : 0x53C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

HSTPIPISR3 HSTPIPISR3 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)
access : read-only

Enumeration:

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)
access : read-only

Enumeration:

0x0 : 0_BUSY

0 busy bank (all banks free)

0x1 : 1_BUSY

1 busy bank

0x2 : 2_BUSY

2 busy banks

0x3 : 3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)
access : read-only

Enumeration:

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)
access : read-only

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)
access : read-only

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)
access : read-only


HSTPIPISR_CTRL_MODE4

Host Pipe Status Register
address_offset : 0x540 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPISR_CTRL_MODE4 HSTPIPISR_CTRL_MODE4 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_ISO_MODE4

Host Pipe Status Register
address_offset : 0x540 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_ISO_MODE4 HSTPIPISR_ISO_MODE4 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI CRCERRI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_BLK_MODE4

Host Pipe Status Register
address_offset : 0x540 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_BLK_MODE4 HSTPIPISR_BLK_MODE4 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_INTRPT_MODE4

Host Pipe Status Register
address_offset : 0x540 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_INTRPT_MODE4 HSTPIPISR_INTRPT_MODE4 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR4

Host Pipe Status Register (n = 0)
address_offset : 0x540 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

HSTPIPISR4 HSTPIPISR4 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)
access : read-only

Enumeration:

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)
access : read-only

Enumeration:

0x0 : 0_BUSY

0 busy bank (all banks free)

0x1 : 1_BUSY

1 busy bank

0x2 : 2_BUSY

2 busy banks

0x3 : 3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)
access : read-only

Enumeration:

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)
access : read-only

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)
access : read-only

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)
access : read-only


DEVEPTIMR_CTRL_MODE[1]

Device Endpoint Interrupt Mask Register
address_offset : 0x544 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIMR_CTRL_MODE[1] DEVEPTIMR_CTRL_MODE[1] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_ISO_MODE[1]

Device Endpoint Interrupt Mask Register
address_offset : 0x544 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_ISO_MODE[1] DEVEPTIMR_ISO_MODE[1] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE UNDERFE HBISOINERRE HBISOFLUSHE OVERFE CRCERRE SHORTPACKETE MDATAE DATAXE ERRORTRANSE NBUSYBKE KILLBK FIFOCON EPDISHDMA RSTDT

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFE : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRE : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHE : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

MDATAE : MData Interrupt
bits : 8 - 8 (1 bit)

DATAXE : DataX Interrupt
bits : 9 - 9 (1 bit)

ERRORTRANSE : Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVEPTIMR_BLK_MODE[1]

Device Endpoint Interrupt Mask Register
address_offset : 0x544 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_BLK_MODE[1] DEVEPTIMR_BLK_MODE[1] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_INTRPT_MODE[1]

Device Endpoint Interrupt Mask Register
address_offset : 0x544 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_INTRPT_MODE[1] DEVEPTIMR_INTRPT_MODE[1] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


HSTPIPISR_CTRL_MODE5

Host Pipe Status Register
address_offset : 0x544 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPISR_CTRL_MODE5 HSTPIPISR_CTRL_MODE5 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_ISO_MODE5

Host Pipe Status Register
address_offset : 0x544 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_ISO_MODE5 HSTPIPISR_ISO_MODE5 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI CRCERRI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_BLK_MODE5

Host Pipe Status Register
address_offset : 0x544 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_BLK_MODE5 HSTPIPISR_BLK_MODE5 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_INTRPT_MODE5

Host Pipe Status Register
address_offset : 0x544 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_INTRPT_MODE5 HSTPIPISR_INTRPT_MODE5 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR5

Host Pipe Status Register (n = 0)
address_offset : 0x544 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

HSTPIPISR5 HSTPIPISR5 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)
access : read-only

Enumeration:

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)
access : read-only

Enumeration:

0x0 : 0_BUSY

0 busy bank (all banks free)

0x1 : 1_BUSY

1 busy bank

0x2 : 2_BUSY

2 busy banks

0x3 : 3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)
access : read-only

Enumeration:

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)
access : read-only

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)
access : read-only

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)
access : read-only


HSTPIPISR_CTRL_MODE6

Host Pipe Status Register
address_offset : 0x548 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPISR_CTRL_MODE6 HSTPIPISR_CTRL_MODE6 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_ISO_MODE6

Host Pipe Status Register
address_offset : 0x548 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_ISO_MODE6 HSTPIPISR_ISO_MODE6 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI CRCERRI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_BLK_MODE6

Host Pipe Status Register
address_offset : 0x548 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_BLK_MODE6 HSTPIPISR_BLK_MODE6 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_INTRPT_MODE6

Host Pipe Status Register
address_offset : 0x548 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_INTRPT_MODE6 HSTPIPISR_INTRPT_MODE6 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR6

Host Pipe Status Register (n = 0)
address_offset : 0x548 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

HSTPIPISR6 HSTPIPISR6 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)
access : read-only

Enumeration:

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)
access : read-only

Enumeration:

0x0 : 0_BUSY

0 busy bank (all banks free)

0x1 : 1_BUSY

1 busy bank

0x2 : 2_BUSY

2 busy banks

0x3 : 3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)
access : read-only

Enumeration:

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)
access : read-only

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)
access : read-only

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)
access : read-only


HSTPIPISR_CTRL_MODE7

Host Pipe Status Register
address_offset : 0x54C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPISR_CTRL_MODE7 HSTPIPISR_CTRL_MODE7 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_ISO_MODE7

Host Pipe Status Register
address_offset : 0x54C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_ISO_MODE7 HSTPIPISR_ISO_MODE7 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI CRCERRI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_BLK_MODE7

Host Pipe Status Register
address_offset : 0x54C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_BLK_MODE7 HSTPIPISR_BLK_MODE7 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_INTRPT_MODE7

Host Pipe Status Register
address_offset : 0x54C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_INTRPT_MODE7 HSTPIPISR_INTRPT_MODE7 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR7

Host Pipe Status Register (n = 0)
address_offset : 0x54C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

HSTPIPISR7 HSTPIPISR7 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)
access : read-only

Enumeration:

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)
access : read-only

Enumeration:

0x0 : 0_BUSY

0 busy bank (all banks free)

0x1 : 1_BUSY

1 busy bank

0x2 : 2_BUSY

2 busy banks

0x3 : 3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)
access : read-only

Enumeration:

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)
access : read-only

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)
access : read-only

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)
access : read-only


HSTPIPISR_CTRL_MODE8

Host Pipe Status Register
address_offset : 0x550 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPISR_CTRL_MODE8 HSTPIPISR_CTRL_MODE8 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_ISO_MODE8

Host Pipe Status Register
address_offset : 0x550 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_ISO_MODE8 HSTPIPISR_ISO_MODE8 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI CRCERRI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_BLK_MODE8

Host Pipe Status Register
address_offset : 0x550 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_BLK_MODE8 HSTPIPISR_BLK_MODE8 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_INTRPT_MODE8

Host Pipe Status Register
address_offset : 0x550 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_INTRPT_MODE8 HSTPIPISR_INTRPT_MODE8 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR8

Host Pipe Status Register (n = 0)
address_offset : 0x550 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

HSTPIPISR8 HSTPIPISR8 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)
access : read-only

Enumeration:

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)
access : read-only

Enumeration:

0x0 : 0_BUSY

0 busy bank (all banks free)

0x1 : 1_BUSY

1 busy bank

0x2 : 2_BUSY

2 busy banks

0x3 : 3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)
access : read-only

Enumeration:

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)
access : read-only

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)
access : read-only

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)
access : read-only


HSTPIPISR_CTRL_MODE9

Host Pipe Status Register
address_offset : 0x554 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPISR_CTRL_MODE9 HSTPIPISR_CTRL_MODE9 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_ISO_MODE9

Host Pipe Status Register
address_offset : 0x554 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_ISO_MODE9 HSTPIPISR_ISO_MODE9 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI CRCERRI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_BLK_MODE9

Host Pipe Status Register
address_offset : 0x554 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_BLK_MODE9 HSTPIPISR_BLK_MODE9 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_INTRPT_MODE9

Host Pipe Status Register
address_offset : 0x554 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_INTRPT_MODE9 HSTPIPISR_INTRPT_MODE9 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR9

Host Pipe Status Register (n = 0)
address_offset : 0x554 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

HSTPIPISR9 HSTPIPISR9 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)
access : read-only

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)
access : read-only

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)
access : read-only

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)
access : read-only

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)
access : read-only

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)
access : read-only

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)
access : read-only

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)
access : read-only

Enumeration:

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)
access : read-only

Enumeration:

0x0 : 0_BUSY

0 busy bank (all banks free)

0x1 : 1_BUSY

1 busy bank

0x2 : 2_BUSY

2 busy banks

0x3 : 3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)
access : read-only

Enumeration:

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)
access : read-only

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)
access : read-only

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)
access : read-only


HSTPIPICR_CTRL_MODE0

Host Pipe Clear Register
address_offset : 0x560 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPICR_CTRL_MODE0 HSTPIPICR_CTRL_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_ISO_MODE0

Host Pipe Clear Register
address_offset : 0x560 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_ISO_MODE0 HSTPIPICR_ISO_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC CRCERRIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_BLK_MODE0

Host Pipe Clear Register
address_offset : 0x560 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_BLK_MODE0 HSTPIPICR_BLK_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_INTRPT_MODE0

Host Pipe Clear Register
address_offset : 0x560 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_INTRPT_MODE0 HSTPIPICR_INTRPT_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR0

Host Pipe Clear Register (n = 0)
address_offset : 0x560 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPICR0 HSTPIPICR0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only


HSTPIPICR0_INTPIPES

Host Pipe Clear Register (n = 0)
address_offset : 0x560 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPICR0_INTPIPES HSTPIPICR0_INTPIPES write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only


HSTPIPICR0_ISOPIPES

Host Pipe Clear Register (n = 0)
address_offset : 0x560 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPICR0_ISOPIPES HSTPIPICR0_ISOPIPES write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC CRCERRIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only


HSTPIPICR_CTRL_MODE1

Host Pipe Clear Register
address_offset : 0x564 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPICR_CTRL_MODE1 HSTPIPICR_CTRL_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_ISO_MODE1

Host Pipe Clear Register
address_offset : 0x564 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_ISO_MODE1 HSTPIPICR_ISO_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC CRCERRIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_BLK_MODE1

Host Pipe Clear Register
address_offset : 0x564 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_BLK_MODE1 HSTPIPICR_BLK_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_INTRPT_MODE1

Host Pipe Clear Register
address_offset : 0x564 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_INTRPT_MODE1 HSTPIPICR_INTRPT_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR1

Host Pipe Clear Register (n = 0)
address_offset : 0x564 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPICR1 HSTPIPICR1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only


HSTPIPICR_CTRL_MODE2

Host Pipe Clear Register
address_offset : 0x568 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPICR_CTRL_MODE2 HSTPIPICR_CTRL_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_ISO_MODE2

Host Pipe Clear Register
address_offset : 0x568 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_ISO_MODE2 HSTPIPICR_ISO_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC CRCERRIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_BLK_MODE2

Host Pipe Clear Register
address_offset : 0x568 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_BLK_MODE2 HSTPIPICR_BLK_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_INTRPT_MODE2

Host Pipe Clear Register
address_offset : 0x568 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_INTRPT_MODE2 HSTPIPICR_INTRPT_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR2

Host Pipe Clear Register (n = 0)
address_offset : 0x568 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPICR2 HSTPIPICR2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only


HSTPIPICR_CTRL_MODE3

Host Pipe Clear Register
address_offset : 0x56C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPICR_CTRL_MODE3 HSTPIPICR_CTRL_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_ISO_MODE3

Host Pipe Clear Register
address_offset : 0x56C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_ISO_MODE3 HSTPIPICR_ISO_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC CRCERRIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_BLK_MODE3

Host Pipe Clear Register
address_offset : 0x56C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_BLK_MODE3 HSTPIPICR_BLK_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_INTRPT_MODE3

Host Pipe Clear Register
address_offset : 0x56C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_INTRPT_MODE3 HSTPIPICR_INTRPT_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR3

Host Pipe Clear Register (n = 0)
address_offset : 0x56C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPICR3 HSTPIPICR3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only


HSTPIPICR_CTRL_MODE4

Host Pipe Clear Register
address_offset : 0x570 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPICR_CTRL_MODE4 HSTPIPICR_CTRL_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_ISO_MODE4

Host Pipe Clear Register
address_offset : 0x570 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_ISO_MODE4 HSTPIPICR_ISO_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC CRCERRIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_BLK_MODE4

Host Pipe Clear Register
address_offset : 0x570 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_BLK_MODE4 HSTPIPICR_BLK_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_INTRPT_MODE4

Host Pipe Clear Register
address_offset : 0x570 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_INTRPT_MODE4 HSTPIPICR_INTRPT_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR4

Host Pipe Clear Register (n = 0)
address_offset : 0x570 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPICR4 HSTPIPICR4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only


HSTPIPICR_CTRL_MODE5

Host Pipe Clear Register
address_offset : 0x574 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPICR_CTRL_MODE5 HSTPIPICR_CTRL_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_ISO_MODE5

Host Pipe Clear Register
address_offset : 0x574 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_ISO_MODE5 HSTPIPICR_ISO_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC CRCERRIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_BLK_MODE5

Host Pipe Clear Register
address_offset : 0x574 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_BLK_MODE5 HSTPIPICR_BLK_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_INTRPT_MODE5

Host Pipe Clear Register
address_offset : 0x574 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_INTRPT_MODE5 HSTPIPICR_INTRPT_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR5

Host Pipe Clear Register (n = 0)
address_offset : 0x574 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPICR5 HSTPIPICR5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only


HSTPIPICR_CTRL_MODE6

Host Pipe Clear Register
address_offset : 0x578 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPICR_CTRL_MODE6 HSTPIPICR_CTRL_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_ISO_MODE6

Host Pipe Clear Register
address_offset : 0x578 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_ISO_MODE6 HSTPIPICR_ISO_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC CRCERRIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_BLK_MODE6

Host Pipe Clear Register
address_offset : 0x578 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_BLK_MODE6 HSTPIPICR_BLK_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_INTRPT_MODE6

Host Pipe Clear Register
address_offset : 0x578 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_INTRPT_MODE6 HSTPIPICR_INTRPT_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR6

Host Pipe Clear Register (n = 0)
address_offset : 0x578 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPICR6 HSTPIPICR6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only


HSTPIPICR_CTRL_MODE7

Host Pipe Clear Register
address_offset : 0x57C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPICR_CTRL_MODE7 HSTPIPICR_CTRL_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_ISO_MODE7

Host Pipe Clear Register
address_offset : 0x57C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_ISO_MODE7 HSTPIPICR_ISO_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC CRCERRIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_BLK_MODE7

Host Pipe Clear Register
address_offset : 0x57C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_BLK_MODE7 HSTPIPICR_BLK_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_INTRPT_MODE7

Host Pipe Clear Register
address_offset : 0x57C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_INTRPT_MODE7 HSTPIPICR_INTRPT_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR7

Host Pipe Clear Register (n = 0)
address_offset : 0x57C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPICR7 HSTPIPICR7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only


HSTPIPICR_CTRL_MODE8

Host Pipe Clear Register
address_offset : 0x580 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPICR_CTRL_MODE8 HSTPIPICR_CTRL_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_ISO_MODE8

Host Pipe Clear Register
address_offset : 0x580 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_ISO_MODE8 HSTPIPICR_ISO_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC CRCERRIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_BLK_MODE8

Host Pipe Clear Register
address_offset : 0x580 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_BLK_MODE8 HSTPIPICR_BLK_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_INTRPT_MODE8

Host Pipe Clear Register
address_offset : 0x580 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_INTRPT_MODE8 HSTPIPICR_INTRPT_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR8

Host Pipe Clear Register (n = 0)
address_offset : 0x580 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPICR8 HSTPIPICR8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only


HSTPIPICR_CTRL_MODE9

Host Pipe Clear Register
address_offset : 0x584 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPICR_CTRL_MODE9 HSTPIPICR_CTRL_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_ISO_MODE9

Host Pipe Clear Register
address_offset : 0x584 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_ISO_MODE9 HSTPIPICR_ISO_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC CRCERRIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_BLK_MODE9

Host Pipe Clear Register
address_offset : 0x584 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_BLK_MODE9 HSTPIPICR_BLK_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_INTRPT_MODE9

Host Pipe Clear Register
address_offset : 0x584 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_INTRPT_MODE9 HSTPIPICR_INTRPT_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR9

Host Pipe Clear Register (n = 0)
address_offset : 0x584 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPICR9 HSTPIPICR9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)
access : write-only

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)
access : write-only

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)
access : write-only

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)
access : write-only

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)
access : write-only


DEVEPTICR_CTRL_MODE[2]

Device Endpoint Interrupt Clear Register
address_offset : 0x58C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTICR_CTRL_MODE[2] DEVEPTICR_CTRL_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_ISO_MODE[2]

Device Endpoint Interrupt Clear Register
address_offset : 0x58C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_ISO_MODE[2] DEVEPTICR_ISO_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC UNDERFIC HBISOINERRIC HBISOFLUSHIC OVERFIC CRCERRIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERRIC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHIC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_BLK_MODE[2]

Device Endpoint Interrupt Clear Register
address_offset : 0x58C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_BLK_MODE[2] DEVEPTICR_BLK_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_INTRPT_MODE[2]

Device Endpoint Interrupt Clear Register
address_offset : 0x58C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_INTRPT_MODE[2] DEVEPTICR_INTRPT_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPIFR_CTRL_MODE0

Host Pipe Set Register
address_offset : 0x590 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIFR_CTRL_MODE0 HSTPIPIFR_CTRL_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_ISO_MODE0

Host Pipe Set Register
address_offset : 0x590 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_ISO_MODE0 HSTPIPIFR_ISO_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS CRCERRIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_BLK_MODE0

Host Pipe Set Register
address_offset : 0x590 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_BLK_MODE0 HSTPIPIFR_BLK_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_INTRPT_MODE0

Host Pipe Set Register
address_offset : 0x590 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_INTRPT_MODE0 HSTPIPIFR_INTRPT_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR0

Host Pipe Set Register (n = 0)
address_offset : 0x590 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIFR0 HSTPIPIFR0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)
access : write-only

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)
access : write-only

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)
access : write-only

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)
access : write-only

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)
access : write-only

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)
access : write-only


HSTPIPIFR0_INTPIPES

Host Pipe Set Register (n = 0)
address_offset : 0x590 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIFR0_INTPIPES HSTPIPIFR0_INTPIPES write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)
access : write-only

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)
access : write-only

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)
access : write-only

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)
access : write-only

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)
access : write-only

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)
access : write-only


HSTPIPIFR0_ISOPIPES

Host Pipe Set Register (n = 0)
address_offset : 0x590 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIFR0_ISOPIPES HSTPIPIFR0_ISOPIPES write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS CRCERRIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)
access : write-only

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)
access : write-only

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)
access : write-only

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)
access : write-only

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)
access : write-only

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)
access : write-only

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)
access : write-only


HSTPIPIFR_CTRL_MODE1

Host Pipe Set Register
address_offset : 0x594 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIFR_CTRL_MODE1 HSTPIPIFR_CTRL_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_ISO_MODE1

Host Pipe Set Register
address_offset : 0x594 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_ISO_MODE1 HSTPIPIFR_ISO_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS CRCERRIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_BLK_MODE1

Host Pipe Set Register
address_offset : 0x594 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_BLK_MODE1 HSTPIPIFR_BLK_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_INTRPT_MODE1

Host Pipe Set Register
address_offset : 0x594 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_INTRPT_MODE1 HSTPIPIFR_INTRPT_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR1

Host Pipe Set Register (n = 0)
address_offset : 0x594 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIFR1 HSTPIPIFR1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)
access : write-only

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)
access : write-only

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)
access : write-only

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)
access : write-only

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)
access : write-only

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)
access : write-only


HSTPIPIFR_CTRL_MODE2

Host Pipe Set Register
address_offset : 0x598 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIFR_CTRL_MODE2 HSTPIPIFR_CTRL_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_ISO_MODE2

Host Pipe Set Register
address_offset : 0x598 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_ISO_MODE2 HSTPIPIFR_ISO_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS CRCERRIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_BLK_MODE2

Host Pipe Set Register
address_offset : 0x598 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_BLK_MODE2 HSTPIPIFR_BLK_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_INTRPT_MODE2

Host Pipe Set Register
address_offset : 0x598 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_INTRPT_MODE2 HSTPIPIFR_INTRPT_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR2

Host Pipe Set Register (n = 0)
address_offset : 0x598 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIFR2 HSTPIPIFR2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)
access : write-only

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)
access : write-only

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)
access : write-only

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)
access : write-only

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)
access : write-only

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)
access : write-only


HSTPIPIFR_CTRL_MODE3

Host Pipe Set Register
address_offset : 0x59C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIFR_CTRL_MODE3 HSTPIPIFR_CTRL_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_ISO_MODE3

Host Pipe Set Register
address_offset : 0x59C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_ISO_MODE3 HSTPIPIFR_ISO_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS CRCERRIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_BLK_MODE3

Host Pipe Set Register
address_offset : 0x59C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_BLK_MODE3 HSTPIPIFR_BLK_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_INTRPT_MODE3

Host Pipe Set Register
address_offset : 0x59C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_INTRPT_MODE3 HSTPIPIFR_INTRPT_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR3

Host Pipe Set Register (n = 0)
address_offset : 0x59C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIFR3 HSTPIPIFR3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)
access : write-only

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)
access : write-only

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)
access : write-only

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)
access : write-only

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)
access : write-only

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)
access : write-only


HSTPIPIFR_CTRL_MODE4

Host Pipe Set Register
address_offset : 0x5A0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIFR_CTRL_MODE4 HSTPIPIFR_CTRL_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_ISO_MODE4

Host Pipe Set Register
address_offset : 0x5A0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_ISO_MODE4 HSTPIPIFR_ISO_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS CRCERRIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_BLK_MODE4

Host Pipe Set Register
address_offset : 0x5A0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_BLK_MODE4 HSTPIPIFR_BLK_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_INTRPT_MODE4

Host Pipe Set Register
address_offset : 0x5A0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_INTRPT_MODE4 HSTPIPIFR_INTRPT_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR4

Host Pipe Set Register (n = 0)
address_offset : 0x5A0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIFR4 HSTPIPIFR4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)
access : write-only

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)
access : write-only

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)
access : write-only

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)
access : write-only

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)
access : write-only

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)
access : write-only


HSTPIPIFR_CTRL_MODE5

Host Pipe Set Register
address_offset : 0x5A4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIFR_CTRL_MODE5 HSTPIPIFR_CTRL_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_ISO_MODE5

Host Pipe Set Register
address_offset : 0x5A4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_ISO_MODE5 HSTPIPIFR_ISO_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS CRCERRIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_BLK_MODE5

Host Pipe Set Register
address_offset : 0x5A4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_BLK_MODE5 HSTPIPIFR_BLK_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_INTRPT_MODE5

Host Pipe Set Register
address_offset : 0x5A4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_INTRPT_MODE5 HSTPIPIFR_INTRPT_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR5

Host Pipe Set Register (n = 0)
address_offset : 0x5A4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIFR5 HSTPIPIFR5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)
access : write-only

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)
access : write-only

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)
access : write-only

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)
access : write-only

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)
access : write-only

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)
access : write-only


HSTPIPIFR_CTRL_MODE6

Host Pipe Set Register
address_offset : 0x5A8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIFR_CTRL_MODE6 HSTPIPIFR_CTRL_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_ISO_MODE6

Host Pipe Set Register
address_offset : 0x5A8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_ISO_MODE6 HSTPIPIFR_ISO_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS CRCERRIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_BLK_MODE6

Host Pipe Set Register
address_offset : 0x5A8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_BLK_MODE6 HSTPIPIFR_BLK_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_INTRPT_MODE6

Host Pipe Set Register
address_offset : 0x5A8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_INTRPT_MODE6 HSTPIPIFR_INTRPT_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR6

Host Pipe Set Register (n = 0)
address_offset : 0x5A8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIFR6 HSTPIPIFR6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)
access : write-only

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)
access : write-only

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)
access : write-only

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)
access : write-only

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)
access : write-only

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)
access : write-only


HSTPIPIFR_CTRL_MODE7

Host Pipe Set Register
address_offset : 0x5AC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIFR_CTRL_MODE7 HSTPIPIFR_CTRL_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_ISO_MODE7

Host Pipe Set Register
address_offset : 0x5AC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_ISO_MODE7 HSTPIPIFR_ISO_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS CRCERRIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_BLK_MODE7

Host Pipe Set Register
address_offset : 0x5AC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_BLK_MODE7 HSTPIPIFR_BLK_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_INTRPT_MODE7

Host Pipe Set Register
address_offset : 0x5AC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_INTRPT_MODE7 HSTPIPIFR_INTRPT_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR7

Host Pipe Set Register (n = 0)
address_offset : 0x5AC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIFR7 HSTPIPIFR7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)
access : write-only

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)
access : write-only

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)
access : write-only

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)
access : write-only

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)
access : write-only

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)
access : write-only


HSTPIPIFR_CTRL_MODE8

Host Pipe Set Register
address_offset : 0x5B0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIFR_CTRL_MODE8 HSTPIPIFR_CTRL_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_ISO_MODE8

Host Pipe Set Register
address_offset : 0x5B0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_ISO_MODE8 HSTPIPIFR_ISO_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS CRCERRIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_BLK_MODE8

Host Pipe Set Register
address_offset : 0x5B0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_BLK_MODE8 HSTPIPIFR_BLK_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_INTRPT_MODE8

Host Pipe Set Register
address_offset : 0x5B0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_INTRPT_MODE8 HSTPIPIFR_INTRPT_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR8

Host Pipe Set Register (n = 0)
address_offset : 0x5B0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIFR8 HSTPIPIFR8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)
access : write-only

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)
access : write-only

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)
access : write-only

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)
access : write-only

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)
access : write-only

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)
access : write-only


HSTPIPIFR_CTRL_MODE9

Host Pipe Set Register
address_offset : 0x5B4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIFR_CTRL_MODE9 HSTPIPIFR_CTRL_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_ISO_MODE9

Host Pipe Set Register
address_offset : 0x5B4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_ISO_MODE9 HSTPIPIFR_ISO_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS CRCERRIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_BLK_MODE9

Host Pipe Set Register
address_offset : 0x5B4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_BLK_MODE9 HSTPIPIFR_BLK_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_INTRPT_MODE9

Host Pipe Set Register
address_offset : 0x5B4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_INTRPT_MODE9 HSTPIPIFR_INTRPT_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR9

Host Pipe Set Register (n = 0)
address_offset : 0x5B4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIFR9 HSTPIPIFR9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)
access : write-only

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)
access : write-only

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)
access : write-only

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)
access : write-only

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)
access : write-only

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)
access : write-only


HSTPIPIMR_CTRL_MODE0

Host Pipe Mask Register
address_offset : 0x5C0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIMR_CTRL_MODE0 HSTPIPIMR_CTRL_MODE0 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_ISO_MODE0

Host Pipe Mask Register
address_offset : 0x5C0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_ISO_MODE0 HSTPIPIMR_ISO_MODE0 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE CRCERRE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_BLK_MODE0

Host Pipe Mask Register
address_offset : 0x5C0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_BLK_MODE0 HSTPIPIMR_BLK_MODE0 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_INTRPT_MODE0

Host Pipe Mask Register
address_offset : 0x5C0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_INTRPT_MODE0 HSTPIPIMR_INTRPT_MODE0 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR0

Host Pipe Mask Register (n = 0)
address_offset : 0x5C0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

HSTPIPIMR0 HSTPIPIMR0 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : read-only

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : read-only

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : read-only

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)
access : read-only

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)
access : read-only

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : read-only

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : read-only

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)
access : read-only

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)
access : read-only

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : read-only

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)
access : read-only

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)
access : read-only


HSTPIPIMR0_INTPIPES

Host Pipe Mask Register (n = 0)
address_offset : 0x5C0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

HSTPIPIMR0_INTPIPES HSTPIPIMR0_INTPIPES read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : read-only

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : read-only

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)
access : read-only

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)
access : read-only

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)
access : read-only

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : read-only

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : read-only

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)
access : read-only

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)
access : read-only

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : read-only

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)
access : read-only

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)
access : read-only


HSTPIPIMR0_ISOPIPES

Host Pipe Mask Register (n = 0)
address_offset : 0x5C0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

HSTPIPIMR0_ISOPIPES HSTPIPIMR0_ISOPIPES read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE CRCERRE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : read-only

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : read-only

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)
access : read-only

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)
access : read-only

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)
access : read-only

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : read-only

CRCERRE : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : read-only

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)
access : read-only

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)
access : read-only

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : read-only

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)
access : read-only

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)
access : read-only


HSTPIPIMR_CTRL_MODE1

Host Pipe Mask Register
address_offset : 0x5C4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIMR_CTRL_MODE1 HSTPIPIMR_CTRL_MODE1 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_ISO_MODE1

Host Pipe Mask Register
address_offset : 0x5C4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_ISO_MODE1 HSTPIPIMR_ISO_MODE1 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE CRCERRE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_BLK_MODE1

Host Pipe Mask Register
address_offset : 0x5C4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_BLK_MODE1 HSTPIPIMR_BLK_MODE1 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_INTRPT_MODE1

Host Pipe Mask Register
address_offset : 0x5C4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_INTRPT_MODE1 HSTPIPIMR_INTRPT_MODE1 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR1

Host Pipe Mask Register (n = 0)
address_offset : 0x5C4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

HSTPIPIMR1 HSTPIPIMR1 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : read-only

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : read-only

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : read-only

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)
access : read-only

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)
access : read-only

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : read-only

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : read-only

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)
access : read-only

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)
access : read-only

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : read-only

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)
access : read-only

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)
access : read-only


HSTPIPIMR_CTRL_MODE2

Host Pipe Mask Register
address_offset : 0x5C8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIMR_CTRL_MODE2 HSTPIPIMR_CTRL_MODE2 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_ISO_MODE2

Host Pipe Mask Register
address_offset : 0x5C8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_ISO_MODE2 HSTPIPIMR_ISO_MODE2 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE CRCERRE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_BLK_MODE2

Host Pipe Mask Register
address_offset : 0x5C8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_BLK_MODE2 HSTPIPIMR_BLK_MODE2 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_INTRPT_MODE2

Host Pipe Mask Register
address_offset : 0x5C8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_INTRPT_MODE2 HSTPIPIMR_INTRPT_MODE2 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR2

Host Pipe Mask Register (n = 0)
address_offset : 0x5C8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

HSTPIPIMR2 HSTPIPIMR2 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : read-only

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : read-only

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : read-only

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)
access : read-only

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)
access : read-only

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : read-only

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : read-only

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)
access : read-only

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)
access : read-only

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : read-only

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)
access : read-only

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)
access : read-only


HSTPIPIMR_CTRL_MODE3

Host Pipe Mask Register
address_offset : 0x5CC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIMR_CTRL_MODE3 HSTPIPIMR_CTRL_MODE3 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_ISO_MODE3

Host Pipe Mask Register
address_offset : 0x5CC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_ISO_MODE3 HSTPIPIMR_ISO_MODE3 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE CRCERRE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_BLK_MODE3

Host Pipe Mask Register
address_offset : 0x5CC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_BLK_MODE3 HSTPIPIMR_BLK_MODE3 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_INTRPT_MODE3

Host Pipe Mask Register
address_offset : 0x5CC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_INTRPT_MODE3 HSTPIPIMR_INTRPT_MODE3 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR3

Host Pipe Mask Register (n = 0)
address_offset : 0x5CC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

HSTPIPIMR3 HSTPIPIMR3 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : read-only

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : read-only

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : read-only

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)
access : read-only

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)
access : read-only

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : read-only

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : read-only

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)
access : read-only

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)
access : read-only

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : read-only

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)
access : read-only

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)
access : read-only


HSTPIPIMR_CTRL_MODE4

Host Pipe Mask Register
address_offset : 0x5D0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIMR_CTRL_MODE4 HSTPIPIMR_CTRL_MODE4 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_ISO_MODE4

Host Pipe Mask Register
address_offset : 0x5D0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_ISO_MODE4 HSTPIPIMR_ISO_MODE4 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE CRCERRE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_BLK_MODE4

Host Pipe Mask Register
address_offset : 0x5D0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_BLK_MODE4 HSTPIPIMR_BLK_MODE4 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_INTRPT_MODE4

Host Pipe Mask Register
address_offset : 0x5D0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_INTRPT_MODE4 HSTPIPIMR_INTRPT_MODE4 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR4

Host Pipe Mask Register (n = 0)
address_offset : 0x5D0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

HSTPIPIMR4 HSTPIPIMR4 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : read-only

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : read-only

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : read-only

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)
access : read-only

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)
access : read-only

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : read-only

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : read-only

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)
access : read-only

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)
access : read-only

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : read-only

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)
access : read-only

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)
access : read-only


DEVEPTIER_CTRL_MODE[1]

Device Endpoint Interrupt Enable Register
address_offset : 0x5D4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIER_CTRL_MODE[1] DEVEPTIER_CTRL_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_ISO_MODE[1]

Device Endpoint Interrupt Enable Register
address_offset : 0x5D4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_ISO_MODE[1] DEVEPTIER_ISO_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES UNDERFES HBISOINERRES HBISOFLUSHES OVERFES CRCERRES SHORTPACKETES MDATAES DATAXES ERRORTRANSES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS RSTDTS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

HBISOINERRES : High Bandwidth Isochronous IN Underflow Error Interrupt Enable
bits : 3 - 3 (1 bit)

HBISOFLUSHES : High Bandwidth Isochronous IN Flush Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

MDATAES : MData Interrupt Enable
bits : 8 - 8 (1 bit)

DATAXES : DataX Interrupt Enable
bits : 9 - 9 (1 bit)

ERRORTRANSES : Transaction Error Interrupt Enable
bits : 10 - 10 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVEPTIER_BLK_MODE[1]

Device Endpoint Interrupt Enable Register
address_offset : 0x5D4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_BLK_MODE[1] DEVEPTIER_BLK_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_INTRPT_MODE[1]

Device Endpoint Interrupt Enable Register
address_offset : 0x5D4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_INTRPT_MODE[1] DEVEPTIER_INTRPT_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


HSTPIPIMR_CTRL_MODE5

Host Pipe Mask Register
address_offset : 0x5D4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIMR_CTRL_MODE5 HSTPIPIMR_CTRL_MODE5 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_ISO_MODE5

Host Pipe Mask Register
address_offset : 0x5D4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_ISO_MODE5 HSTPIPIMR_ISO_MODE5 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE CRCERRE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_BLK_MODE5

Host Pipe Mask Register
address_offset : 0x5D4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_BLK_MODE5 HSTPIPIMR_BLK_MODE5 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_INTRPT_MODE5

Host Pipe Mask Register
address_offset : 0x5D4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_INTRPT_MODE5 HSTPIPIMR_INTRPT_MODE5 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR5

Host Pipe Mask Register (n = 0)
address_offset : 0x5D4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

HSTPIPIMR5 HSTPIPIMR5 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : read-only

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : read-only

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : read-only

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)
access : read-only

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)
access : read-only

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : read-only

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : read-only

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)
access : read-only

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)
access : read-only

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : read-only

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)
access : read-only

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)
access : read-only


HSTPIPIMR_CTRL_MODE6

Host Pipe Mask Register
address_offset : 0x5D8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIMR_CTRL_MODE6 HSTPIPIMR_CTRL_MODE6 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_ISO_MODE6

Host Pipe Mask Register
address_offset : 0x5D8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_ISO_MODE6 HSTPIPIMR_ISO_MODE6 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE CRCERRE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_BLK_MODE6

Host Pipe Mask Register
address_offset : 0x5D8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_BLK_MODE6 HSTPIPIMR_BLK_MODE6 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_INTRPT_MODE6

Host Pipe Mask Register
address_offset : 0x5D8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_INTRPT_MODE6 HSTPIPIMR_INTRPT_MODE6 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR6

Host Pipe Mask Register (n = 0)
address_offset : 0x5D8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

HSTPIPIMR6 HSTPIPIMR6 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : read-only

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : read-only

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : read-only

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)
access : read-only

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)
access : read-only

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : read-only

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : read-only

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)
access : read-only

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)
access : read-only

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : read-only

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)
access : read-only

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)
access : read-only


HSTPIPIMR_CTRL_MODE7

Host Pipe Mask Register
address_offset : 0x5DC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIMR_CTRL_MODE7 HSTPIPIMR_CTRL_MODE7 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_ISO_MODE7

Host Pipe Mask Register
address_offset : 0x5DC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_ISO_MODE7 HSTPIPIMR_ISO_MODE7 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE CRCERRE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_BLK_MODE7

Host Pipe Mask Register
address_offset : 0x5DC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_BLK_MODE7 HSTPIPIMR_BLK_MODE7 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_INTRPT_MODE7

Host Pipe Mask Register
address_offset : 0x5DC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_INTRPT_MODE7 HSTPIPIMR_INTRPT_MODE7 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR7

Host Pipe Mask Register (n = 0)
address_offset : 0x5DC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

HSTPIPIMR7 HSTPIPIMR7 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : read-only

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : read-only

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : read-only

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)
access : read-only

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)
access : read-only

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : read-only

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : read-only

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)
access : read-only

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)
access : read-only

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : read-only

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)
access : read-only

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)
access : read-only


HSTPIPIMR_CTRL_MODE8

Host Pipe Mask Register
address_offset : 0x5E0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIMR_CTRL_MODE8 HSTPIPIMR_CTRL_MODE8 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_ISO_MODE8

Host Pipe Mask Register
address_offset : 0x5E0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_ISO_MODE8 HSTPIPIMR_ISO_MODE8 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE CRCERRE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_BLK_MODE8

Host Pipe Mask Register
address_offset : 0x5E0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_BLK_MODE8 HSTPIPIMR_BLK_MODE8 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_INTRPT_MODE8

Host Pipe Mask Register
address_offset : 0x5E0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_INTRPT_MODE8 HSTPIPIMR_INTRPT_MODE8 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR8

Host Pipe Mask Register (n = 0)
address_offset : 0x5E0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

HSTPIPIMR8 HSTPIPIMR8 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : read-only

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : read-only

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : read-only

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)
access : read-only

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)
access : read-only

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : read-only

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : read-only

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)
access : read-only

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)
access : read-only

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : read-only

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)
access : read-only

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)
access : read-only


HSTPIPIMR_CTRL_MODE9

Host Pipe Mask Register
address_offset : 0x5E4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIMR_CTRL_MODE9 HSTPIPIMR_CTRL_MODE9 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_ISO_MODE9

Host Pipe Mask Register
address_offset : 0x5E4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_ISO_MODE9 HSTPIPIMR_ISO_MODE9 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE CRCERRE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_BLK_MODE9

Host Pipe Mask Register
address_offset : 0x5E4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_BLK_MODE9 HSTPIPIMR_BLK_MODE9 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_INTRPT_MODE9

Host Pipe Mask Register
address_offset : 0x5E4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_INTRPT_MODE9 HSTPIPIMR_INTRPT_MODE9 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR9

Host Pipe Mask Register (n = 0)
address_offset : 0x5E4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

HSTPIPIMR9 HSTPIPIMR9 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : read-only

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : read-only

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : read-only

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)
access : read-only

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)
access : read-only

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : read-only

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : read-only

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : read-only

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)
access : read-only

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)
access : read-only

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : read-only

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)
access : read-only

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)
access : read-only


HSTPIPIER_CTRL_MODE0

Host Pipe Enable Register
address_offset : 0x5F0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIER_CTRL_MODE0 HSTPIPIER_CTRL_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_ISO_MODE0

Host Pipe Enable Register
address_offset : 0x5F0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_ISO_MODE0 HSTPIPIER_ISO_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES CRCERRES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_BLK_MODE0

Host Pipe Enable Register
address_offset : 0x5F0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_BLK_MODE0 HSTPIPIER_BLK_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_INTRPT_MODE0

Host Pipe Enable Register
address_offset : 0x5F0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_INTRPT_MODE0 HSTPIPIER_INTRPT_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER0

Host Pipe Enable Register (n = 0)
address_offset : 0x5F0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIER0 HSTPIPIER0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : write-only

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : write-only

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : write-only

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)
access : write-only

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)
access : write-only

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)
access : write-only

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : write-only

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)
access : write-only

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)
access : write-only


HSTPIPIER0_INTPIPES

Host Pipe Enable Register (n = 0)
address_offset : 0x5F0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIER0_INTPIPES HSTPIPIER0_INTPIPES write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : write-only

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : write-only

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)
access : write-only

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)
access : write-only

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)
access : write-only

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)
access : write-only

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : write-only

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)
access : write-only

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)
access : write-only


HSTPIPIER0_ISOPIPES

Host Pipe Enable Register (n = 0)
address_offset : 0x5F0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIER0_ISOPIPES HSTPIPIER0_ISOPIPES write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES CRCERRES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : write-only

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : write-only

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)
access : write-only

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)
access : write-only

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)
access : write-only

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : write-only

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)
access : write-only

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : write-only

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)
access : write-only

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)
access : write-only


HSTPIPIER_CTRL_MODE1

Host Pipe Enable Register
address_offset : 0x5F4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIER_CTRL_MODE1 HSTPIPIER_CTRL_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_ISO_MODE1

Host Pipe Enable Register
address_offset : 0x5F4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_ISO_MODE1 HSTPIPIER_ISO_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES CRCERRES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_BLK_MODE1

Host Pipe Enable Register
address_offset : 0x5F4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_BLK_MODE1 HSTPIPIER_BLK_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_INTRPT_MODE1

Host Pipe Enable Register
address_offset : 0x5F4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_INTRPT_MODE1 HSTPIPIER_INTRPT_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER1

Host Pipe Enable Register (n = 0)
address_offset : 0x5F4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIER1 HSTPIPIER1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : write-only

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : write-only

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : write-only

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)
access : write-only

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)
access : write-only

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)
access : write-only

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : write-only

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)
access : write-only

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)
access : write-only


HSTPIPIER_CTRL_MODE2

Host Pipe Enable Register
address_offset : 0x5F8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIER_CTRL_MODE2 HSTPIPIER_CTRL_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_ISO_MODE2

Host Pipe Enable Register
address_offset : 0x5F8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_ISO_MODE2 HSTPIPIER_ISO_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES CRCERRES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_BLK_MODE2

Host Pipe Enable Register
address_offset : 0x5F8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_BLK_MODE2 HSTPIPIER_BLK_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_INTRPT_MODE2

Host Pipe Enable Register
address_offset : 0x5F8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_INTRPT_MODE2 HSTPIPIER_INTRPT_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER2

Host Pipe Enable Register (n = 0)
address_offset : 0x5F8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIER2 HSTPIPIER2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : write-only

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : write-only

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : write-only

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)
access : write-only

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)
access : write-only

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)
access : write-only

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : write-only

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)
access : write-only

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)
access : write-only


HSTPIPIER_CTRL_MODE3

Host Pipe Enable Register
address_offset : 0x5FC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIER_CTRL_MODE3 HSTPIPIER_CTRL_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_ISO_MODE3

Host Pipe Enable Register
address_offset : 0x5FC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_ISO_MODE3 HSTPIPIER_ISO_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES CRCERRES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_BLK_MODE3

Host Pipe Enable Register
address_offset : 0x5FC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_BLK_MODE3 HSTPIPIER_BLK_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_INTRPT_MODE3

Host Pipe Enable Register
address_offset : 0x5FC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_INTRPT_MODE3 HSTPIPIER_INTRPT_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER3

Host Pipe Enable Register (n = 0)
address_offset : 0x5FC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIER3 HSTPIPIER3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : write-only

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : write-only

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : write-only

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)
access : write-only

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)
access : write-only

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)
access : write-only

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : write-only

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)
access : write-only

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)
access : write-only


HSTPIPIER_CTRL_MODE4

Host Pipe Enable Register
address_offset : 0x600 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIER_CTRL_MODE4 HSTPIPIER_CTRL_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_ISO_MODE4

Host Pipe Enable Register
address_offset : 0x600 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_ISO_MODE4 HSTPIPIER_ISO_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES CRCERRES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_BLK_MODE4

Host Pipe Enable Register
address_offset : 0x600 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_BLK_MODE4 HSTPIPIER_BLK_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_INTRPT_MODE4

Host Pipe Enable Register
address_offset : 0x600 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_INTRPT_MODE4 HSTPIPIER_INTRPT_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER4

Host Pipe Enable Register (n = 0)
address_offset : 0x600 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIER4 HSTPIPIER4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : write-only

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : write-only

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : write-only

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)
access : write-only

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)
access : write-only

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)
access : write-only

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : write-only

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)
access : write-only

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)
access : write-only


HSTPIPIER_CTRL_MODE5

Host Pipe Enable Register
address_offset : 0x604 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIER_CTRL_MODE5 HSTPIPIER_CTRL_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_ISO_MODE5

Host Pipe Enable Register
address_offset : 0x604 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_ISO_MODE5 HSTPIPIER_ISO_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES CRCERRES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_BLK_MODE5

Host Pipe Enable Register
address_offset : 0x604 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_BLK_MODE5 HSTPIPIER_BLK_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_INTRPT_MODE5

Host Pipe Enable Register
address_offset : 0x604 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_INTRPT_MODE5 HSTPIPIER_INTRPT_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER5

Host Pipe Enable Register (n = 0)
address_offset : 0x604 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIER5 HSTPIPIER5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : write-only

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : write-only

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : write-only

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)
access : write-only

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)
access : write-only

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)
access : write-only

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : write-only

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)
access : write-only

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)
access : write-only


DEVEPTISR_CTRL_MODE[3]

Device Endpoint Interrupt Status Register
address_offset : 0x608 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTISR_CTRL_MODE[3] DEVEPTISR_CTRL_MODE[3] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_ISO_MODE[3]

Device Endpoint Interrupt Status Register
address_offset : 0x608 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_ISO_MODE[3] DEVEPTISR_ISO_MODE[3] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI UNDERFI HBISOINERRI HBISOFLUSHI OVERFI CRCERRI SHORTPACKET DTSEQ ERRORTRANS NBUSYBK CURRBK RWALL CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRI : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHI : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

ERRORTRANS : High-bandwidth Isochronous OUT Endpoint Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_BLK_MODE[3]

Device Endpoint Interrupt Status Register
address_offset : 0x608 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_BLK_MODE[3] DEVEPTISR_BLK_MODE[3] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_INTRPT_MODE[3]

Device Endpoint Interrupt Status Register
address_offset : 0x608 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_INTRPT_MODE[3] DEVEPTISR_INTRPT_MODE[3] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


HSTPIPIER_CTRL_MODE6

Host Pipe Enable Register
address_offset : 0x608 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIER_CTRL_MODE6 HSTPIPIER_CTRL_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_ISO_MODE6

Host Pipe Enable Register
address_offset : 0x608 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_ISO_MODE6 HSTPIPIER_ISO_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES CRCERRES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_BLK_MODE6

Host Pipe Enable Register
address_offset : 0x608 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_BLK_MODE6 HSTPIPIER_BLK_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_INTRPT_MODE6

Host Pipe Enable Register
address_offset : 0x608 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_INTRPT_MODE6 HSTPIPIER_INTRPT_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER6

Host Pipe Enable Register (n = 0)
address_offset : 0x608 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIER6 HSTPIPIER6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : write-only

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : write-only

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : write-only

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)
access : write-only

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)
access : write-only

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)
access : write-only

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : write-only

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)
access : write-only

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)
access : write-only


HSTPIPIER_CTRL_MODE7

Host Pipe Enable Register
address_offset : 0x60C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIER_CTRL_MODE7 HSTPIPIER_CTRL_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_ISO_MODE7

Host Pipe Enable Register
address_offset : 0x60C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_ISO_MODE7 HSTPIPIER_ISO_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES CRCERRES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_BLK_MODE7

Host Pipe Enable Register
address_offset : 0x60C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_BLK_MODE7 HSTPIPIER_BLK_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_INTRPT_MODE7

Host Pipe Enable Register
address_offset : 0x60C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_INTRPT_MODE7 HSTPIPIER_INTRPT_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER7

Host Pipe Enable Register (n = 0)
address_offset : 0x60C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIER7 HSTPIPIER7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : write-only

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : write-only

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : write-only

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)
access : write-only

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)
access : write-only

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)
access : write-only

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : write-only

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)
access : write-only

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)
access : write-only


HSTPIPIER_CTRL_MODE8

Host Pipe Enable Register
address_offset : 0x610 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIER_CTRL_MODE8 HSTPIPIER_CTRL_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_ISO_MODE8

Host Pipe Enable Register
address_offset : 0x610 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_ISO_MODE8 HSTPIPIER_ISO_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES CRCERRES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_BLK_MODE8

Host Pipe Enable Register
address_offset : 0x610 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_BLK_MODE8 HSTPIPIER_BLK_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_INTRPT_MODE8

Host Pipe Enable Register
address_offset : 0x610 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_INTRPT_MODE8 HSTPIPIER_INTRPT_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER8

Host Pipe Enable Register (n = 0)
address_offset : 0x610 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIER8 HSTPIPIER8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : write-only

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : write-only

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : write-only

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)
access : write-only

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)
access : write-only

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)
access : write-only

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : write-only

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)
access : write-only

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)
access : write-only


HSTPIPIER_CTRL_MODE9

Host Pipe Enable Register
address_offset : 0x614 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIER_CTRL_MODE9 HSTPIPIER_CTRL_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_ISO_MODE9

Host Pipe Enable Register
address_offset : 0x614 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_ISO_MODE9 HSTPIPIER_ISO_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES CRCERRES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_BLK_MODE9

Host Pipe Enable Register
address_offset : 0x614 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_BLK_MODE9 HSTPIPIER_BLK_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_INTRPT_MODE9

Host Pipe Enable Register
address_offset : 0x614 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_INTRPT_MODE9 HSTPIPIER_INTRPT_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER9

Host Pipe Enable Register (n = 0)
address_offset : 0x614 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIER9 HSTPIPIER9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)
access : write-only

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)
access : write-only

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)
access : write-only

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)
access : write-only

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)
access : write-only

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)
access : write-only

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)
access : write-only

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)
access : write-only

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)
access : write-only


HSTPIPIDR_CTRL_MODE0

Host Pipe Disable Register
address_offset : 0x620 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIDR_CTRL_MODE0 HSTPIPIDR_CTRL_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_ISO_MODE0

Host Pipe Disable Register
address_offset : 0x620 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_ISO_MODE0 HSTPIPIDR_ISO_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC CRCERREC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

CRCERREC : CRC Error Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_BLK_MODE0

Host Pipe Disable Register
address_offset : 0x620 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_BLK_MODE0 HSTPIPIDR_BLK_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_INTRPT_MODE0

Host Pipe Disable Register
address_offset : 0x620 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_INTRPT_MODE0 HSTPIPIDR_INTRPT_MODE0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR0

Host Pipe Disable Register (n = 0)
address_offset : 0x620 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIDR0 HSTPIPIDR0 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)
access : write-only

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)
access : write-only

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)
access : write-only

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)
access : write-only

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)
access : write-only

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)
access : write-only

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)
access : write-only

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)
access : write-only

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)
access : write-only


HSTPIPIDR0_INTPIPES

Host Pipe Disable Register (n = 0)
address_offset : 0x620 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIDR0_INTPIPES HSTPIPIDR0_INTPIPES write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)
access : write-only

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)
access : write-only

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)
access : write-only

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)
access : write-only

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)
access : write-only

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)
access : write-only

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)
access : write-only

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)
access : write-only

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)
access : write-only


HSTPIPIDR0_ISOPIPES

Host Pipe Disable Register (n = 0)
address_offset : 0x620 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIDR0_ISOPIPES HSTPIPIDR0_ISOPIPES write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC CRCERREC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)
access : write-only

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)
access : write-only

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)
access : write-only

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)
access : write-only

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)
access : write-only

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)
access : write-only

CRCERREC : CRC Error Interrupt Disable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)
access : write-only

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)
access : write-only

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)
access : write-only

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)
access : write-only


HSTPIPIDR_CTRL_MODE1

Host Pipe Disable Register
address_offset : 0x624 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIDR_CTRL_MODE1 HSTPIPIDR_CTRL_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_ISO_MODE1

Host Pipe Disable Register
address_offset : 0x624 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_ISO_MODE1 HSTPIPIDR_ISO_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC CRCERREC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

CRCERREC : CRC Error Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_BLK_MODE1

Host Pipe Disable Register
address_offset : 0x624 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_BLK_MODE1 HSTPIPIDR_BLK_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_INTRPT_MODE1

Host Pipe Disable Register
address_offset : 0x624 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_INTRPT_MODE1 HSTPIPIDR_INTRPT_MODE1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR1

Host Pipe Disable Register (n = 0)
address_offset : 0x624 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIDR1 HSTPIPIDR1 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)
access : write-only

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)
access : write-only

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)
access : write-only

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)
access : write-only

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)
access : write-only

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)
access : write-only

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)
access : write-only

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)
access : write-only

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)
access : write-only


DEVEPTCFG[4]

Device Endpoint Configuration Register
address_offset : 0x628 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVEPTCFG[4] DEVEPTCFG[4] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC EPBK EPSIZE EPDIR AUTOSW EPTYPE NBTRANS

ALLOC : Endpoint Memory Allocate
bits : 1 - 1 (1 bit)

EPBK : Endpoint Banks
bits : 2 - 3 (2 bit)

Enumeration: EPBKSelect

0x0 : 1_BANK

Single-bank endpoint

0x1 : 2_BANK

Double-bank endpoint

0x2 : 3_BANK

Triple-bank endpoint

End of enumeration elements list.

EPSIZE : Endpoint Size
bits : 4 - 6 (3 bit)

Enumeration: EPSIZESelect

0x0 : 8_BYTE

8 bytes

0x1 : 16_BYTE

16 bytes

0x2 : 32_BYTE

32 bytes

0x3 : 64_BYTE

64 bytes

0x4 : 128_BYTE

128 bytes

0x5 : 256_BYTE

256 bytes

0x6 : 512_BYTE

512 bytes

0x7 : 1024_BYTE

1024 bytes

End of enumeration elements list.

EPDIR : Endpoint Direction
bits : 8 - 8 (1 bit)

Enumeration: EPDIRSelect

0 : OUT

The endpoint direction is OUT.

1 : IN

The endpoint direction is IN (nor for control endpoints).

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 9 - 9 (1 bit)

EPTYPE : Endpoint Type
bits : 11 - 12 (2 bit)

Enumeration: EPTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

NBTRANS : Number of transactions per microframe for isochronous endpoint
bits : 13 - 14 (2 bit)

Enumeration: NBTRANSSelect

0x0 : _0_TRANS

Reserved to endpoint that does not have the high-bandwidth isochronous capability.

0x1 : _1_TRANS

Default value: one transaction per microframe.

0x2 : _2_TRANS

Two transactions per microframe. This endpoint should be configured as double-bank.

0x3 : _3_TRANS

Three transactions per microframe. This endpoint should be configured as triple-bank.

End of enumeration elements list.


HSTPIPIDR_CTRL_MODE2

Host Pipe Disable Register
address_offset : 0x628 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIDR_CTRL_MODE2 HSTPIPIDR_CTRL_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_ISO_MODE2

Host Pipe Disable Register
address_offset : 0x628 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_ISO_MODE2 HSTPIPIDR_ISO_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC CRCERREC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

CRCERREC : CRC Error Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_BLK_MODE2

Host Pipe Disable Register
address_offset : 0x628 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_BLK_MODE2 HSTPIPIDR_BLK_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_INTRPT_MODE2

Host Pipe Disable Register
address_offset : 0x628 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_INTRPT_MODE2 HSTPIPIDR_INTRPT_MODE2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR2

Host Pipe Disable Register (n = 0)
address_offset : 0x628 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIDR2 HSTPIPIDR2 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)
access : write-only

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)
access : write-only

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)
access : write-only

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)
access : write-only

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)
access : write-only

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)
access : write-only

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)
access : write-only

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)
access : write-only

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)
access : write-only


HSTPIPIDR_CTRL_MODE3

Host Pipe Disable Register
address_offset : 0x62C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIDR_CTRL_MODE3 HSTPIPIDR_CTRL_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_ISO_MODE3

Host Pipe Disable Register
address_offset : 0x62C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_ISO_MODE3 HSTPIPIDR_ISO_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC CRCERREC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

CRCERREC : CRC Error Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_BLK_MODE3

Host Pipe Disable Register
address_offset : 0x62C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_BLK_MODE3 HSTPIPIDR_BLK_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_INTRPT_MODE3

Host Pipe Disable Register
address_offset : 0x62C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_INTRPT_MODE3 HSTPIPIDR_INTRPT_MODE3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR3

Host Pipe Disable Register (n = 0)
address_offset : 0x62C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIDR3 HSTPIPIDR3 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)
access : write-only

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)
access : write-only

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)
access : write-only

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)
access : write-only

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)
access : write-only

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)
access : write-only

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)
access : write-only

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)
access : write-only

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)
access : write-only


DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMANXTDSC

Device DMA Channel Next Descriptor Address Register
address_offset : 0x630 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMANXTDSC DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMANXTDSC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)


HSTPIPIDR_CTRL_MODE4

Host Pipe Disable Register
address_offset : 0x630 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIDR_CTRL_MODE4 HSTPIPIDR_CTRL_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_ISO_MODE4

Host Pipe Disable Register
address_offset : 0x630 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_ISO_MODE4 HSTPIPIDR_ISO_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC CRCERREC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

CRCERREC : CRC Error Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_BLK_MODE4

Host Pipe Disable Register
address_offset : 0x630 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_BLK_MODE4 HSTPIPIDR_BLK_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_INTRPT_MODE4

Host Pipe Disable Register
address_offset : 0x630 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_INTRPT_MODE4 HSTPIPIDR_INTRPT_MODE4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR4

Host Pipe Disable Register (n = 0)
address_offset : 0x630 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIDR4 HSTPIPIDR4 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)
access : write-only

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)
access : write-only

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)
access : write-only

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)
access : write-only

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)
access : write-only

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)
access : write-only

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)
access : write-only

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)
access : write-only

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)
access : write-only


DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMAADDRESS

Device DMA Channel Address Register
address_offset : 0x634 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMAADDRESS DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMAADDRESS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)


HSTPIPIDR_CTRL_MODE5

Host Pipe Disable Register
address_offset : 0x634 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIDR_CTRL_MODE5 HSTPIPIDR_CTRL_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_ISO_MODE5

Host Pipe Disable Register
address_offset : 0x634 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_ISO_MODE5 HSTPIPIDR_ISO_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC CRCERREC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

CRCERREC : CRC Error Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_BLK_MODE5

Host Pipe Disable Register
address_offset : 0x634 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_BLK_MODE5 HSTPIPIDR_BLK_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_INTRPT_MODE5

Host Pipe Disable Register
address_offset : 0x634 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_INTRPT_MODE5 HSTPIPIDR_INTRPT_MODE5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR5

Host Pipe Disable Register (n = 0)
address_offset : 0x634 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIDR5 HSTPIPIDR5 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)
access : write-only

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)
access : write-only

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)
access : write-only

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)
access : write-only

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)
access : write-only

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)
access : write-only

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)
access : write-only

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)
access : write-only

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)
access : write-only


DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMACONTROL

Device DMA Channel Control Register
address_offset : 0x638 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMACONTROL DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMACONTROL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)


HSTPIPIDR_CTRL_MODE6

Host Pipe Disable Register
address_offset : 0x638 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIDR_CTRL_MODE6 HSTPIPIDR_CTRL_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_ISO_MODE6

Host Pipe Disable Register
address_offset : 0x638 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_ISO_MODE6 HSTPIPIDR_ISO_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC CRCERREC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

CRCERREC : CRC Error Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_BLK_MODE6

Host Pipe Disable Register
address_offset : 0x638 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_BLK_MODE6 HSTPIPIDR_BLK_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_INTRPT_MODE6

Host Pipe Disable Register
address_offset : 0x638 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_INTRPT_MODE6 HSTPIPIDR_INTRPT_MODE6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR6

Host Pipe Disable Register (n = 0)
address_offset : 0x638 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIDR6 HSTPIPIDR6 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)
access : write-only

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)
access : write-only

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)
access : write-only

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)
access : write-only

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)
access : write-only

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)
access : write-only

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)
access : write-only

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)
access : write-only

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)
access : write-only


DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMASTATUS

Device DMA Channel Status Register
address_offset : 0x63C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMASTATUS DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMASTATUS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)


HSTPIPIDR_CTRL_MODE7

Host Pipe Disable Register
address_offset : 0x63C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIDR_CTRL_MODE7 HSTPIPIDR_CTRL_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_ISO_MODE7

Host Pipe Disable Register
address_offset : 0x63C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_ISO_MODE7 HSTPIPIDR_ISO_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC CRCERREC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

CRCERREC : CRC Error Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_BLK_MODE7

Host Pipe Disable Register
address_offset : 0x63C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_BLK_MODE7 HSTPIPIDR_BLK_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_INTRPT_MODE7

Host Pipe Disable Register
address_offset : 0x63C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_INTRPT_MODE7 HSTPIPIDR_INTRPT_MODE7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR7

Host Pipe Disable Register (n = 0)
address_offset : 0x63C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIDR7 HSTPIPIDR7 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)
access : write-only

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)
access : write-only

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)
access : write-only

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)
access : write-only

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)
access : write-only

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)
access : write-only

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)
access : write-only

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)
access : write-only

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)
access : write-only


HSTPIPIDR_CTRL_MODE8

Host Pipe Disable Register
address_offset : 0x640 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIDR_CTRL_MODE8 HSTPIPIDR_CTRL_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_ISO_MODE8

Host Pipe Disable Register
address_offset : 0x640 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_ISO_MODE8 HSTPIPIDR_ISO_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC CRCERREC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

CRCERREC : CRC Error Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_BLK_MODE8

Host Pipe Disable Register
address_offset : 0x640 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_BLK_MODE8 HSTPIPIDR_BLK_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_INTRPT_MODE8

Host Pipe Disable Register
address_offset : 0x640 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_INTRPT_MODE8 HSTPIPIDR_INTRPT_MODE8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR8

Host Pipe Disable Register (n = 0)
address_offset : 0x640 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIDR8 HSTPIPIDR8 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)
access : write-only

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)
access : write-only

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)
access : write-only

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)
access : write-only

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)
access : write-only

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)
access : write-only

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)
access : write-only

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)
access : write-only

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)
access : write-only


HSTPIPIDR_CTRL_MODE9

Host Pipe Disable Register
address_offset : 0x644 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIDR_CTRL_MODE9 HSTPIPIDR_CTRL_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_ISO_MODE9

Host Pipe Disable Register
address_offset : 0x644 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_ISO_MODE9 HSTPIPIDR_ISO_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC CRCERREC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

CRCERREC : CRC Error Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_BLK_MODE9

Host Pipe Disable Register
address_offset : 0x644 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_BLK_MODE9 HSTPIPIDR_BLK_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_INTRPT_MODE9

Host Pipe Disable Register
address_offset : 0x644 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_INTRPT_MODE9 HSTPIPIDR_INTRPT_MODE9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR9

Host Pipe Disable Register (n = 0)
address_offset : 0x644 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0

HSTPIPIDR9 HSTPIPIDR9 write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)
access : write-only

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)
access : write-only

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)
access : write-only

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)
access : write-only

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)
access : write-only

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)
access : write-only

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)
access : write-only

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)
access : write-only

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)
access : write-only

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)
access : write-only

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)
access : write-only

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)
access : write-only


DEVEPTIFR_CTRL_MODE[2]

Device Endpoint Interrupt Set Register
address_offset : 0x64C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIFR_CTRL_MODE[2] DEVEPTIFR_CTRL_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_ISO_MODE[2]

Device Endpoint Interrupt Set Register
address_offset : 0x64C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_ISO_MODE[2] DEVEPTIFR_ISO_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS UNDERFIS HBISOINERRIS HBISOFLUSHIS OVERFIS CRCERRIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

HBISOINERRIS : High Bandwidth Isochronous IN Underflow Error Interrupt Set
bits : 3 - 3 (1 bit)

HBISOFLUSHIS : High Bandwidth Isochronous IN Flush Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_BLK_MODE[2]

Device Endpoint Interrupt Set Register
address_offset : 0x64C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_BLK_MODE[2] DEVEPTIFR_BLK_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_INTRPT_MODE[2]

Device Endpoint Interrupt Set Register
address_offset : 0x64C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_INTRPT_MODE[2] DEVEPTIFR_INTRPT_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


HSTPIPINRQ0

Host Pipe IN Request Register
address_offset : 0x650 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPINRQ0 HSTPIPINRQ0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INRQ INMODE

INRQ : IN Request Number before Freeze
bits : 0 - 7 (8 bit)

INMODE : IN Request Mode
bits : 8 - 8 (1 bit)


HSTPIPINRQ1

Host Pipe IN Request Register
address_offset : 0x654 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPINRQ1 HSTPIPINRQ1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INRQ INMODE

INRQ : IN Request Number before Freeze
bits : 0 - 7 (8 bit)

INMODE : IN Request Mode
bits : 8 - 8 (1 bit)


HSTPIPINRQ2

Host Pipe IN Request Register
address_offset : 0x658 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPINRQ2 HSTPIPINRQ2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INRQ INMODE

INRQ : IN Request Number before Freeze
bits : 0 - 7 (8 bit)

INMODE : IN Request Mode
bits : 8 - 8 (1 bit)


HSTPIPINRQ3

Host Pipe IN Request Register
address_offset : 0x65C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPINRQ3 HSTPIPINRQ3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INRQ INMODE

INRQ : IN Request Number before Freeze
bits : 0 - 7 (8 bit)

INMODE : IN Request Mode
bits : 8 - 8 (1 bit)


HSTPIPINRQ4

Host Pipe IN Request Register
address_offset : 0x660 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPINRQ4 HSTPIPINRQ4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INRQ INMODE

INRQ : IN Request Number before Freeze
bits : 0 - 7 (8 bit)

INMODE : IN Request Mode
bits : 8 - 8 (1 bit)


DEVEPTIDR_CTRL_MODE[1]

Device Endpoint Interrupt Disable Register
address_offset : 0x664 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIDR_CTRL_MODE[1] DEVEPTIDR_CTRL_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_ISO_MODE[1]

Device Endpoint Interrupt Disable Register
address_offset : 0x664 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_ISO_MODE[1] DEVEPTIDR_ISO_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC UNDERFEC HBISOINERREC HBISOFLUSHEC OVERFEC SHORTPACKETEC MDATAEC DATAXEC ERRORTRANSEC NBUSYBKEC FIFOCONC EPDISHDMAC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFEC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERREC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHEC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

MDATAEC : MData Interrupt Clear
bits : 8 - 8 (1 bit)

DATAXEC : DataX Interrupt Clear
bits : 9 - 9 (1 bit)

ERRORTRANSEC : Transaction Error Interrupt Clear
bits : 10 - 10 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)


DEVEPTIDR_BLK_MODE[1]

Device Endpoint Interrupt Disable Register
address_offset : 0x664 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_BLK_MODE[1] DEVEPTIDR_BLK_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_INTRPT_MODE[1]

Device Endpoint Interrupt Disable Register
address_offset : 0x664 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_INTRPT_MODE[1] DEVEPTIDR_INTRPT_MODE[1] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


HSTPIPINRQ5

Host Pipe IN Request Register
address_offset : 0x664 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPINRQ5 HSTPIPINRQ5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INRQ INMODE

INRQ : IN Request Number before Freeze
bits : 0 - 7 (8 bit)

INMODE : IN Request Mode
bits : 8 - 8 (1 bit)


HSTPIPINRQ6

Host Pipe IN Request Register
address_offset : 0x668 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPINRQ6 HSTPIPINRQ6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INRQ INMODE

INRQ : IN Request Number before Freeze
bits : 0 - 7 (8 bit)

INMODE : IN Request Mode
bits : 8 - 8 (1 bit)


HSTPIPINRQ7

Host Pipe IN Request Register
address_offset : 0x66C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPINRQ7 HSTPIPINRQ7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INRQ INMODE

INRQ : IN Request Number before Freeze
bits : 0 - 7 (8 bit)

INMODE : IN Request Mode
bits : 8 - 8 (1 bit)


HSTPIPINRQ8

Host Pipe IN Request Register
address_offset : 0x670 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPINRQ8 HSTPIPINRQ8 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INRQ INMODE

INRQ : IN Request Number before Freeze
bits : 0 - 7 (8 bit)

INMODE : IN Request Mode
bits : 8 - 8 (1 bit)


HSTPIPINRQ9

Host Pipe IN Request Register
address_offset : 0x674 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPINRQ9 HSTPIPINRQ9 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INRQ INMODE

INRQ : IN Request Number before Freeze
bits : 0 - 7 (8 bit)

INMODE : IN Request Mode
bits : 8 - 8 (1 bit)


HSTPIPERR0

Host Pipe Error Register
address_offset : 0x680 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPERR0 HSTPIPERR0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DATATGL DATAPID PID TIMEOUT CRC16 COUNTER

DATATGL : Data Toggle Error
bits : 0 - 0 (1 bit)

DATAPID : Data PID Error
bits : 1 - 1 (1 bit)

PID : Data PID Error
bits : 2 - 2 (1 bit)

TIMEOUT : Time-Out Error
bits : 3 - 3 (1 bit)

CRC16 : CRC16 Error
bits : 4 - 4 (1 bit)

COUNTER : Error Counter
bits : 5 - 6 (2 bit)


HSTPIPERR1

Host Pipe Error Register
address_offset : 0x684 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPERR1 HSTPIPERR1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DATATGL DATAPID PID TIMEOUT CRC16 COUNTER

DATATGL : Data Toggle Error
bits : 0 - 0 (1 bit)

DATAPID : Data PID Error
bits : 1 - 1 (1 bit)

PID : Data PID Error
bits : 2 - 2 (1 bit)

TIMEOUT : Time-Out Error
bits : 3 - 3 (1 bit)

CRC16 : CRC16 Error
bits : 4 - 4 (1 bit)

COUNTER : Error Counter
bits : 5 - 6 (2 bit)


HSTPIPERR2

Host Pipe Error Register
address_offset : 0x688 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPERR2 HSTPIPERR2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DATATGL DATAPID PID TIMEOUT CRC16 COUNTER

DATATGL : Data Toggle Error
bits : 0 - 0 (1 bit)

DATAPID : Data PID Error
bits : 1 - 1 (1 bit)

PID : Data PID Error
bits : 2 - 2 (1 bit)

TIMEOUT : Time-Out Error
bits : 3 - 3 (1 bit)

CRC16 : CRC16 Error
bits : 4 - 4 (1 bit)

COUNTER : Error Counter
bits : 5 - 6 (2 bit)


HSTPIPERR3

Host Pipe Error Register
address_offset : 0x68C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPERR3 HSTPIPERR3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DATATGL DATAPID PID TIMEOUT CRC16 COUNTER

DATATGL : Data Toggle Error
bits : 0 - 0 (1 bit)

DATAPID : Data PID Error
bits : 1 - 1 (1 bit)

PID : Data PID Error
bits : 2 - 2 (1 bit)

TIMEOUT : Time-Out Error
bits : 3 - 3 (1 bit)

CRC16 : CRC16 Error
bits : 4 - 4 (1 bit)

COUNTER : Error Counter
bits : 5 - 6 (2 bit)


HSTPIPERR4

Host Pipe Error Register
address_offset : 0x690 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPERR4 HSTPIPERR4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DATATGL DATAPID PID TIMEOUT CRC16 COUNTER

DATATGL : Data Toggle Error
bits : 0 - 0 (1 bit)

DATAPID : Data PID Error
bits : 1 - 1 (1 bit)

PID : Data PID Error
bits : 2 - 2 (1 bit)

TIMEOUT : Time-Out Error
bits : 3 - 3 (1 bit)

CRC16 : CRC16 Error
bits : 4 - 4 (1 bit)

COUNTER : Error Counter
bits : 5 - 6 (2 bit)


HSTPIPERR5

Host Pipe Error Register
address_offset : 0x694 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPERR5 HSTPIPERR5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DATATGL DATAPID PID TIMEOUT CRC16 COUNTER

DATATGL : Data Toggle Error
bits : 0 - 0 (1 bit)

DATAPID : Data PID Error
bits : 1 - 1 (1 bit)

PID : Data PID Error
bits : 2 - 2 (1 bit)

TIMEOUT : Time-Out Error
bits : 3 - 3 (1 bit)

CRC16 : CRC16 Error
bits : 4 - 4 (1 bit)

COUNTER : Error Counter
bits : 5 - 6 (2 bit)


HSTPIPERR6

Host Pipe Error Register
address_offset : 0x698 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPERR6 HSTPIPERR6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DATATGL DATAPID PID TIMEOUT CRC16 COUNTER

DATATGL : Data Toggle Error
bits : 0 - 0 (1 bit)

DATAPID : Data PID Error
bits : 1 - 1 (1 bit)

PID : Data PID Error
bits : 2 - 2 (1 bit)

TIMEOUT : Time-Out Error
bits : 3 - 3 (1 bit)

CRC16 : CRC16 Error
bits : 4 - 4 (1 bit)

COUNTER : Error Counter
bits : 5 - 6 (2 bit)


HSTPIPERR7

Host Pipe Error Register
address_offset : 0x69C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPERR7 HSTPIPERR7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DATATGL DATAPID PID TIMEOUT CRC16 COUNTER

DATATGL : Data Toggle Error
bits : 0 - 0 (1 bit)

DATAPID : Data PID Error
bits : 1 - 1 (1 bit)

PID : Data PID Error
bits : 2 - 2 (1 bit)

TIMEOUT : Time-Out Error
bits : 3 - 3 (1 bit)

CRC16 : CRC16 Error
bits : 4 - 4 (1 bit)

COUNTER : Error Counter
bits : 5 - 6 (2 bit)


HSTPIPERR8

Host Pipe Error Register
address_offset : 0x6A0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPERR8 HSTPIPERR8 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DATATGL DATAPID PID TIMEOUT CRC16 COUNTER

DATATGL : Data Toggle Error
bits : 0 - 0 (1 bit)

DATAPID : Data PID Error
bits : 1 - 1 (1 bit)

PID : Data PID Error
bits : 2 - 2 (1 bit)

TIMEOUT : Time-Out Error
bits : 3 - 3 (1 bit)

CRC16 : CRC16 Error
bits : 4 - 4 (1 bit)

COUNTER : Error Counter
bits : 5 - 6 (2 bit)


HSTPIPERR9

Host Pipe Error Register
address_offset : 0x6A4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPERR9 HSTPIPERR9 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DATATGL DATAPID PID TIMEOUT CRC16 COUNTER

DATATGL : Data Toggle Error
bits : 0 - 0 (1 bit)

DATAPID : Data PID Error
bits : 1 - 1 (1 bit)

PID : Data PID Error
bits : 2 - 2 (1 bit)

TIMEOUT : Time-Out Error
bits : 3 - 3 (1 bit)

CRC16 : CRC16 Error
bits : 4 - 4 (1 bit)

COUNTER : Error Counter
bits : 5 - 6 (2 bit)


DEVEPTICR_CTRL_MODE[3]

Device Endpoint Interrupt Clear Register
address_offset : 0x6F8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTICR_CTRL_MODE[3] DEVEPTICR_CTRL_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_ISO_MODE[3]

Device Endpoint Interrupt Clear Register
address_offset : 0x6F8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_ISO_MODE[3] DEVEPTICR_ISO_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC UNDERFIC HBISOINERRIC HBISOFLUSHIC OVERFIC CRCERRIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERRIC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHIC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_BLK_MODE[3]

Device Endpoint Interrupt Clear Register
address_offset : 0x6F8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_BLK_MODE[3] DEVEPTICR_BLK_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_INTRPT_MODE[3]

Device Endpoint Interrupt Clear Register
address_offset : 0x6F8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_INTRPT_MODE[3] DEVEPTICR_INTRPT_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTIMR_CTRL_MODE[2]

Device Endpoint Interrupt Mask Register
address_offset : 0x70C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIMR_CTRL_MODE[2] DEVEPTIMR_CTRL_MODE[2] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_ISO_MODE[2]

Device Endpoint Interrupt Mask Register
address_offset : 0x70C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_ISO_MODE[2] DEVEPTIMR_ISO_MODE[2] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE UNDERFE HBISOINERRE HBISOFLUSHE OVERFE CRCERRE SHORTPACKETE MDATAE DATAXE ERRORTRANSE NBUSYBKE KILLBK FIFOCON EPDISHDMA RSTDT

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFE : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRE : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHE : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

MDATAE : MData Interrupt
bits : 8 - 8 (1 bit)

DATAXE : DataX Interrupt
bits : 9 - 9 (1 bit)

ERRORTRANSE : Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVEPTIMR_BLK_MODE[2]

Device Endpoint Interrupt Mask Register
address_offset : 0x70C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_BLK_MODE[2] DEVEPTIMR_BLK_MODE[2] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_INTRPT_MODE[2]

Device Endpoint Interrupt Mask Register
address_offset : 0x70C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_INTRPT_MODE[2] DEVEPTIMR_INTRPT_MODE[2] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


HSTDMA[0]-USBHS_HSTDMANXTDSC

Host DMA Channel Next Descriptor Address Register
address_offset : 0x710 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[0]-USBHS_HSTDMANXTDSC HSTDMA[0]-USBHS_HSTDMANXTDSC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)


HSTDMANXTDSC1

Host DMA Channel Next Descriptor Address Register (n = 1)
address_offset : 0x710 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMANXTDSC1 HSTDMANXTDSC1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)
access : read-write


HSTDMA[0]-USBHS_HSTDMAADDRESS

Host DMA Channel Address Register
address_offset : 0x714 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[0]-USBHS_HSTDMAADDRESS HSTDMA[0]-USBHS_HSTDMAADDRESS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)


HSTDMAADDRESS1

Host DMA Channel Address Register (n = 1)
address_offset : 0x714 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMAADDRESS1 HSTDMAADDRESS1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)
access : read-write


HSTDMA[0]-USBHS_HSTDMACONTROL

Host DMA Channel Control Register
address_offset : 0x718 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[0]-USBHS_HSTDMACONTROL HSTDMA[0]-USBHS_HSTDMACONTROL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)


HSTDMACONTROL1

Host DMA Channel Control Register (n = 1)
address_offset : 0x718 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMACONTROL1 HSTDMACONTROL1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)
access : read-write

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)
access : read-write

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)
access : read-write

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)
access : read-write

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)
access : read-write

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)
access : read-write

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)
access : read-write

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)
access : read-write

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)
access : read-write


HSTDMA[0]-USBHS_HSTDMASTATUS

Host DMA Channel Status Register
address_offset : 0x71C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[0]-USBHS_HSTDMASTATUS HSTDMA[0]-USBHS_HSTDMASTATUS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)


HSTDMASTATUS1

Host DMA Channel Status Register (n = 1)
address_offset : 0x71C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMASTATUS1 HSTDMASTATUS1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)
access : read-write

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)
access : read-write

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)
access : read-write

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)
access : read-write

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)
access : read-write

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)
access : read-write


HSTDMANXTDSC2

Host DMA Channel Next Descriptor Address Register (n = 2)
address_offset : 0x720 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMANXTDSC2 HSTDMANXTDSC2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)
access : read-write


HSTDMAADDRESS2

Host DMA Channel Address Register (n = 2)
address_offset : 0x724 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMAADDRESS2 HSTDMAADDRESS2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)
access : read-write


HSTDMACONTROL2

Host DMA Channel Control Register (n = 2)
address_offset : 0x728 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMACONTROL2 HSTDMACONTROL2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)
access : read-write

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)
access : read-write

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)
access : read-write

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)
access : read-write

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)
access : read-write

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)
access : read-write

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)
access : read-write

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)
access : read-write

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)
access : read-write


HSTDMASTATUS2

Host DMA Channel Status Register (n = 2)
address_offset : 0x72C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMASTATUS2 HSTDMASTATUS2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)
access : read-write

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)
access : read-write

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)
access : read-write

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)
access : read-write

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)
access : read-write

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)
access : read-write


HSTDMANXTDSC3

Host DMA Channel Next Descriptor Address Register (n = 3)
address_offset : 0x730 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMANXTDSC3 HSTDMANXTDSC3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)
access : read-write


HSTDMAADDRESS3

Host DMA Channel Address Register (n = 3)
address_offset : 0x734 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMAADDRESS3 HSTDMAADDRESS3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)
access : read-write


HSTDMACONTROL3

Host DMA Channel Control Register (n = 3)
address_offset : 0x738 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMACONTROL3 HSTDMACONTROL3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)
access : read-write

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)
access : read-write

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)
access : read-write

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)
access : read-write

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)
access : read-write

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)
access : read-write

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)
access : read-write

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)
access : read-write

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)
access : read-write


DEVEPTCFG[5]

Device Endpoint Configuration Register
address_offset : 0x73C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVEPTCFG[5] DEVEPTCFG[5] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC EPBK EPSIZE EPDIR AUTOSW EPTYPE NBTRANS

ALLOC : Endpoint Memory Allocate
bits : 1 - 1 (1 bit)

EPBK : Endpoint Banks
bits : 2 - 3 (2 bit)

Enumeration: EPBKSelect

0x0 : 1_BANK

Single-bank endpoint

0x1 : 2_BANK

Double-bank endpoint

0x2 : 3_BANK

Triple-bank endpoint

End of enumeration elements list.

EPSIZE : Endpoint Size
bits : 4 - 6 (3 bit)

Enumeration: EPSIZESelect

0x0 : 8_BYTE

8 bytes

0x1 : 16_BYTE

16 bytes

0x2 : 32_BYTE

32 bytes

0x3 : 64_BYTE

64 bytes

0x4 : 128_BYTE

128 bytes

0x5 : 256_BYTE

256 bytes

0x6 : 512_BYTE

512 bytes

0x7 : 1024_BYTE

1024 bytes

End of enumeration elements list.

EPDIR : Endpoint Direction
bits : 8 - 8 (1 bit)

Enumeration: EPDIRSelect

0 : OUT

The endpoint direction is OUT.

1 : IN

The endpoint direction is IN (nor for control endpoints).

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 9 - 9 (1 bit)

EPTYPE : Endpoint Type
bits : 11 - 12 (2 bit)

Enumeration: EPTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

NBTRANS : Number of transactions per microframe for isochronous endpoint
bits : 13 - 14 (2 bit)

Enumeration: NBTRANSSelect

0x0 : _0_TRANS

Reserved to endpoint that does not have the high-bandwidth isochronous capability.

0x1 : _1_TRANS

Default value: one transaction per microframe.

0x2 : _2_TRANS

Two transactions per microframe. This endpoint should be configured as double-bank.

0x3 : _3_TRANS

Three transactions per microframe. This endpoint should be configured as triple-bank.

End of enumeration elements list.


HSTDMASTATUS3

Host DMA Channel Status Register (n = 3)
address_offset : 0x73C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMASTATUS3 HSTDMASTATUS3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)
access : read-write

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)
access : read-write

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)
access : read-write

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)
access : read-write

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)
access : read-write

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)
access : read-write


HSTDMANXTDSC4

Host DMA Channel Next Descriptor Address Register (n = 4)
address_offset : 0x740 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMANXTDSC4 HSTDMANXTDSC4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)
access : read-write


HSTDMAADDRESS4

Host DMA Channel Address Register (n = 4)
address_offset : 0x744 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMAADDRESS4 HSTDMAADDRESS4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)
access : read-write


DEVEPTISR_CTRL_MODE[4]

Device Endpoint Interrupt Status Register
address_offset : 0x748 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTISR_CTRL_MODE[4] DEVEPTISR_CTRL_MODE[4] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_ISO_MODE[4]

Device Endpoint Interrupt Status Register
address_offset : 0x748 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_ISO_MODE[4] DEVEPTISR_ISO_MODE[4] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI UNDERFI HBISOINERRI HBISOFLUSHI OVERFI CRCERRI SHORTPACKET DTSEQ ERRORTRANS NBUSYBK CURRBK RWALL CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRI : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHI : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

ERRORTRANS : High-bandwidth Isochronous OUT Endpoint Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_BLK_MODE[4]

Device Endpoint Interrupt Status Register
address_offset : 0x748 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_BLK_MODE[4] DEVEPTISR_BLK_MODE[4] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_INTRPT_MODE[4]

Device Endpoint Interrupt Status Register
address_offset : 0x748 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_INTRPT_MODE[4] DEVEPTISR_INTRPT_MODE[4] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


HSTDMACONTROL4

Host DMA Channel Control Register (n = 4)
address_offset : 0x748 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMACONTROL4 HSTDMACONTROL4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)
access : read-write

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)
access : read-write

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)
access : read-write

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)
access : read-write

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)
access : read-write

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)
access : read-write

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)
access : read-write

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)
access : read-write

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)
access : read-write


HSTDMASTATUS4

Host DMA Channel Status Register (n = 4)
address_offset : 0x74C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMASTATUS4 HSTDMASTATUS4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)
access : read-write

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)
access : read-write

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)
access : read-write

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)
access : read-write

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)
access : read-write

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)
access : read-write


HSTDMANXTDSC5

Host DMA Channel Next Descriptor Address Register (n = 5)
address_offset : 0x750 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMANXTDSC5 HSTDMANXTDSC5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)
access : read-write


HSTDMAADDRESS5

Host DMA Channel Address Register (n = 5)
address_offset : 0x754 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMAADDRESS5 HSTDMAADDRESS5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)
access : read-write


HSTDMACONTROL5

Host DMA Channel Control Register (n = 5)
address_offset : 0x758 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMACONTROL5 HSTDMACONTROL5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)
access : read-write

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)
access : read-write

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)
access : read-write

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)
access : read-write

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)
access : read-write

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)
access : read-write

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)
access : read-write

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)
access : read-write

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)
access : read-write


HSTDMASTATUS5

Host DMA Channel Status Register (n = 5)
address_offset : 0x75C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMASTATUS5 HSTDMASTATUS5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)
access : read-write

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)
access : read-write

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)
access : read-write

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)
access : read-write

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)
access : read-write

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)
access : read-write


HSTDMANXTDSC6

Host DMA Channel Next Descriptor Address Register (n = 6)
address_offset : 0x760 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMANXTDSC6 HSTDMANXTDSC6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)
access : read-write


HSTDMAADDRESS6

Host DMA Channel Address Register (n = 6)
address_offset : 0x764 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMAADDRESS6 HSTDMAADDRESS6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)
access : read-write


HSTDMACONTROL6

Host DMA Channel Control Register (n = 6)
address_offset : 0x768 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMACONTROL6 HSTDMACONTROL6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)
access : read-write

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)
access : read-write

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)
access : read-write

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)
access : read-write

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)
access : read-write

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)
access : read-write

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)
access : read-write

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)
access : read-write

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)
access : read-write


HSTDMASTATUS6

Host DMA Channel Status Register (n = 6)
address_offset : 0x76C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMASTATUS6 HSTDMASTATUS6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)
access : read-write

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)
access : read-write

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)
access : read-write

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)
access : read-write

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)
access : read-write

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)
access : read-write


HSTDMANXTDSC7

Host DMA Channel Next Descriptor Address Register (n = 7)
address_offset : 0x770 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMANXTDSC7 HSTDMANXTDSC7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)
access : read-write


HSTDMAADDRESS7

Host DMA Channel Address Register (n = 7)
address_offset : 0x774 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMAADDRESS7 HSTDMAADDRESS7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)
access : read-write


HSTDMACONTROL7

Host DMA Channel Control Register (n = 7)
address_offset : 0x778 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMACONTROL7 HSTDMACONTROL7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)
access : read-write

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)
access : read-write

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)
access : read-write

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)
access : read-write

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)
access : read-write

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)
access : read-write

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)
access : read-write

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)
access : read-write

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)
access : read-write


HSTDMASTATUS7

Host DMA Channel Status Register (n = 7)
address_offset : 0x77C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

HSTDMASTATUS7 HSTDMASTATUS7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)
access : read-write

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)
access : read-write

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)
access : read-write

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)
access : read-write

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)
access : read-write

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)
access : read-write


DEVEPTIER_CTRL_MODE[2]

Device Endpoint Interrupt Enable Register
address_offset : 0x7CC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIER_CTRL_MODE[2] DEVEPTIER_CTRL_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_ISO_MODE[2]

Device Endpoint Interrupt Enable Register
address_offset : 0x7CC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_ISO_MODE[2] DEVEPTIER_ISO_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES UNDERFES HBISOINERRES HBISOFLUSHES OVERFES CRCERRES SHORTPACKETES MDATAES DATAXES ERRORTRANSES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS RSTDTS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

HBISOINERRES : High Bandwidth Isochronous IN Underflow Error Interrupt Enable
bits : 3 - 3 (1 bit)

HBISOFLUSHES : High Bandwidth Isochronous IN Flush Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

MDATAES : MData Interrupt Enable
bits : 8 - 8 (1 bit)

DATAXES : DataX Interrupt Enable
bits : 9 - 9 (1 bit)

ERRORTRANSES : Transaction Error Interrupt Enable
bits : 10 - 10 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVEPTIER_BLK_MODE[2]

Device Endpoint Interrupt Enable Register
address_offset : 0x7CC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_BLK_MODE[2] DEVEPTIER_BLK_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_INTRPT_MODE[2]

Device Endpoint Interrupt Enable Register
address_offset : 0x7CC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_INTRPT_MODE[2] DEVEPTIER_INTRPT_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIFR_CTRL_MODE[3]

Device Endpoint Interrupt Set Register
address_offset : 0x7E8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIFR_CTRL_MODE[3] DEVEPTIFR_CTRL_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_ISO_MODE[3]

Device Endpoint Interrupt Set Register
address_offset : 0x7E8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_ISO_MODE[3] DEVEPTIFR_ISO_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS UNDERFIS HBISOINERRIS HBISOFLUSHIS OVERFIS CRCERRIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

HBISOINERRIS : High Bandwidth Isochronous IN Underflow Error Interrupt Set
bits : 3 - 3 (1 bit)

HBISOFLUSHIS : High Bandwidth Isochronous IN Flush Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_BLK_MODE[3]

Device Endpoint Interrupt Set Register
address_offset : 0x7E8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_BLK_MODE[3] DEVEPTIFR_BLK_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_INTRPT_MODE[3]

Device Endpoint Interrupt Set Register
address_offset : 0x7E8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_INTRPT_MODE[3] DEVEPTIFR_INTRPT_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVICR

Device Global Interrupt Clear Register
address_offset : 0x8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVICR DEVICR write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SUSPC MSOFC SOFC EORSTC WAKEUPC EORSMC UPRSMC

SUSPC : Suspend Interrupt Clear
bits : 0 - 0 (1 bit)

MSOFC : Micro Start of Frame Interrupt Clear
bits : 1 - 1 (1 bit)

SOFC : Start of Frame Interrupt Clear
bits : 2 - 2 (1 bit)

EORSTC : End of Reset Interrupt Clear
bits : 3 - 3 (1 bit)

WAKEUPC : Wake-Up Interrupt Clear
bits : 4 - 4 (1 bit)

EORSMC : End of Resume Interrupt Clear
bits : 5 - 5 (1 bit)

UPRSMC : Upstream Resume Interrupt Clear
bits : 6 - 6 (1 bit)


DEVDMACONTROL

Device DMA Channel Control Register
address_offset : 0x8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMACONTROL DEVDMACONTROL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)


HSTDMACONTROL

Host DMA Channel Control Register
address_offset : 0x8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMACONTROL HSTDMACONTROL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)


CTRL

General Control Register
address_offset : 0x800 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CTRL CTRL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RDERRE VBUSHWC FRZCLK USBE UID UIMOD

RDERRE : Remote Device Connection Error Interrupt Enable
bits : 4 - 4 (1 bit)

VBUSHWC : VBUS Hardware Control
bits : 8 - 8 (1 bit)

FRZCLK : Freeze USB Clock
bits : 14 - 14 (1 bit)

USBE : USBHS Enable
bits : 15 - 15 (1 bit)

UID : UID Pin Enable
bits : 24 - 24 (1 bit)

UIMOD : USBHS Mode
bits : 25 - 25 (1 bit)

Enumeration: UIMODSelect

0 : HOST

The module is in USB Host mode.

1 : DEVICE

The module is in USB Device mode.

End of enumeration elements list.


SR

General Status Register
address_offset : 0x804 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

SR SR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RDERRI SPEED CLKUSABLE

RDERRI : Remote Device Connection Error Interrupt (Host mode only)
bits : 4 - 4 (1 bit)

SPEED : Speed Status (Device mode only)
bits : 12 - 13 (2 bit)

Enumeration: SPEEDSelect

0x0 : FULL_SPEED

Full-Speed mode

0x1 : HIGH_SPEED

High-Speed mode

0x2 : LOW_SPEED

Low-Speed mode

End of enumeration elements list.

CLKUSABLE : UTMI Clock Usable
bits : 14 - 14 (1 bit)


SCR

General Status Clear Register
address_offset : 0x808 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

SCR SCR write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RDERRIC

RDERRIC : Remote Device Connection Error Interrupt Clear
bits : 4 - 4 (1 bit)


SFR

General Status Set Register
address_offset : 0x80C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

SFR SFR write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RDERRIS VBUSRQS

RDERRIS : Remote Device Connection Error Interrupt Set
bits : 4 - 4 (1 bit)

VBUSRQS : VBUS Request Set
bits : 9 - 9 (1 bit)


TSTA1

General Test A1 Register
address_offset : 0x810 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

TSTA1 TSTA1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CounterA LoadCntA CounterB LoadCntB SOFCntMa1 LoadSOFCnt

CounterA : Counter A
bits : 0 - 14 (15 bit)
access : read-write

LoadCntA : Load CounterA
bits : 15 - 15 (1 bit)
access : read-write

CounterB : Counter B
bits : 16 - 21 (6 bit)
access : read-write

LoadCntB : Load CounterB
bits : 23 - 23 (1 bit)
access : read-write

SOFCntMa1 : SOF Counter Max
bits : 24 - 30 (7 bit)
access : read-write

LoadSOFCnt : Load SOF Counter
bits : 31 - 31 (1 bit)
access : read-write


TSTA2

General Test A2 Register
address_offset : 0x814 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0

TSTA2 TSTA2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 FullDetachEn HSSerialMode LoopBackMode DisableGatedClock ForceSuspendMTo1 ByPassDpll HostHSDisconnectDisable ForceHSRst_50ms RemovePUWhenTX

FullDetachEn : Full Detach Enable
bits : 0 - 0 (1 bit)
access : read-write

HSSerialMode : HS Serial Mode
bits : 1 - 1 (1 bit)
access : read-write

LoopBackMode : Loop-back Mode
bits : 2 - 2 (1 bit)
access : read-write

DisableGatedClock : Disable Gated Clock
bits : 3 - 3 (1 bit)
access : read-write

ForceSuspendMTo1 : Force SuspendM to 1
bits : 4 - 4 (1 bit)
access : read-write

ByPassDpll : Bypass DPLL
bits : 5 - 5 (1 bit)
access : read-write

HostHSDisconnectDisable : Host HS Disconnect Disable
bits : 6 - 6 (1 bit)
access : read-write

ForceHSRst_50ms : Force HS Reset to 50 ms
bits : 7 - 7 (1 bit)
access : read-write

RemovePUWhenTX : Remove Pull-up When TX
bits : 9 - 9 (1 bit)
access : read-write


VERSION

General Version Register
address_offset : 0x818 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

VERSION VERSION read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 VERSION MFN

VERSION : Version Number
bits : 0 - 11 (12 bit)
access : read-only

MFN : Metal Fix Number
bits : 16 - 19 (4 bit)
access : read-only


FSM

General Finite State Machine Register
address_offset : 0x82C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0

FSM FSM read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DRDSTATE

DRDSTATE : Dual Role Device State
bits : 0 - 3 (4 bit)
access : read-only

Enumeration:

0x0 : A_IDLESTATE

This is the start state for A-devices (when the ID pin is 0)

0x1 : A_WAIT_VRISE

In this state, the A-device waits for the voltage on VBus to rise above the A-device VBus Valid threshold (4.4 V).

0x2 : A_WAIT_BCON

In this state, the A-device waits for the B-device to signal a connection.

0x3 : A_HOST

In this state, the A-device that operates in Host mode is operational.

0x4 : A_SUSPEND

The A-device operating as a host is in the Suspend mode.

0x5 : A_PERIPHERAL

The A-device operates as a peripheral.

0x6 : A_WAIT_VFALL

In this state, the A-device waits for the voltage on VBus to drop below the A-device Session Valid threshold (1.4 V).

0x7 : A_VBUS_ERR

In this state, the A-device waits for recovery of the over-current condition that caused it to enter this state.

0x8 : A_WAIT_DISCHARGE

In this state, the A-device waits for the data USB line to discharge (100 us).

0x9 : B_IDLE

This is the start state for B-device (when the ID pin is 1).

0xA : B_PERIPHERAL

In this state, the B-device acts as the peripheral.

0xB : B_WAIT_BEGIN_HNP

In this state, the B-device is in Suspend mode and waits until 3 ms before initiating the HNP protocol if requested.

0xC : B_WAIT_DISCHARGE

In this state, the B-device waits for the data USB line to discharge (100 us)) before becoming Host.

0xD : B_WAIT_ACON

In this state, the B-device waits for the A-device to signal a connect before becoming B-Host.

0xE : B_HOST

In this state, the B-device acts as the Host.

0xF : B_SRP_INIT

In this state, the B-device attempts to start a session using the SRP protocol.

End of enumeration elements list.


DEVEPTCFG[6]

Device Endpoint Configuration Register
address_offset : 0x854 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVEPTCFG[6] DEVEPTCFG[6] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC EPBK EPSIZE EPDIR AUTOSW EPTYPE NBTRANS

ALLOC : Endpoint Memory Allocate
bits : 1 - 1 (1 bit)

EPBK : Endpoint Banks
bits : 2 - 3 (2 bit)

Enumeration: EPBKSelect

0x0 : 1_BANK

Single-bank endpoint

0x1 : 2_BANK

Double-bank endpoint

0x2 : 3_BANK

Triple-bank endpoint

End of enumeration elements list.

EPSIZE : Endpoint Size
bits : 4 - 6 (3 bit)

Enumeration: EPSIZESelect

0x0 : 8_BYTE

8 bytes

0x1 : 16_BYTE

16 bytes

0x2 : 32_BYTE

32 bytes

0x3 : 64_BYTE

64 bytes

0x4 : 128_BYTE

128 bytes

0x5 : 256_BYTE

256 bytes

0x6 : 512_BYTE

512 bytes

0x7 : 1024_BYTE

1024 bytes

End of enumeration elements list.

EPDIR : Endpoint Direction
bits : 8 - 8 (1 bit)

Enumeration: EPDIRSelect

0 : OUT

The endpoint direction is OUT.

1 : IN

The endpoint direction is IN (nor for control endpoints).

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 9 - 9 (1 bit)

EPTYPE : Endpoint Type
bits : 11 - 12 (2 bit)

Enumeration: EPTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

NBTRANS : Number of transactions per microframe for isochronous endpoint
bits : 13 - 14 (2 bit)

Enumeration: NBTRANSSelect

0x0 : _0_TRANS

Reserved to endpoint that does not have the high-bandwidth isochronous capability.

0x1 : _1_TRANS

Default value: one transaction per microframe.

0x2 : _2_TRANS

Two transactions per microframe. This endpoint should be configured as double-bank.

0x3 : _3_TRANS

Three transactions per microframe. This endpoint should be configured as triple-bank.

End of enumeration elements list.


DEVEPTICR_CTRL_MODE[4]

Device Endpoint Interrupt Clear Register
address_offset : 0x868 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTICR_CTRL_MODE[4] DEVEPTICR_CTRL_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_ISO_MODE[4]

Device Endpoint Interrupt Clear Register
address_offset : 0x868 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_ISO_MODE[4] DEVEPTICR_ISO_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC UNDERFIC HBISOINERRIC HBISOFLUSHIC OVERFIC CRCERRIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERRIC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHIC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_BLK_MODE[4]

Device Endpoint Interrupt Clear Register
address_offset : 0x868 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_BLK_MODE[4] DEVEPTICR_BLK_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_INTRPT_MODE[4]

Device Endpoint Interrupt Clear Register
address_offset : 0x868 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_INTRPT_MODE[4] DEVEPTICR_INTRPT_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTISR_CTRL_MODE[5]

Device Endpoint Interrupt Status Register
address_offset : 0x88C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTISR_CTRL_MODE[5] DEVEPTISR_CTRL_MODE[5] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_ISO_MODE[5]

Device Endpoint Interrupt Status Register
address_offset : 0x88C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_ISO_MODE[5] DEVEPTISR_ISO_MODE[5] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI UNDERFI HBISOINERRI HBISOFLUSHI OVERFI CRCERRI SHORTPACKET DTSEQ ERRORTRANS NBUSYBK CURRBK RWALL CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRI : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHI : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

ERRORTRANS : High-bandwidth Isochronous OUT Endpoint Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_BLK_MODE[5]

Device Endpoint Interrupt Status Register
address_offset : 0x88C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_BLK_MODE[5] DEVEPTISR_BLK_MODE[5] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_INTRPT_MODE[5]

Device Endpoint Interrupt Status Register
address_offset : 0x88C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_INTRPT_MODE[5] DEVEPTISR_INTRPT_MODE[5] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTIDR_CTRL_MODE[2]

Device Endpoint Interrupt Disable Register
address_offset : 0x88C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIDR_CTRL_MODE[2] DEVEPTIDR_CTRL_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_ISO_MODE[2]

Device Endpoint Interrupt Disable Register
address_offset : 0x88C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_ISO_MODE[2] DEVEPTIDR_ISO_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC UNDERFEC HBISOINERREC HBISOFLUSHEC OVERFEC SHORTPACKETEC MDATAEC DATAXEC ERRORTRANSEC NBUSYBKEC FIFOCONC EPDISHDMAC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFEC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERREC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHEC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

MDATAEC : MData Interrupt Clear
bits : 8 - 8 (1 bit)

DATAXEC : DataX Interrupt Clear
bits : 9 - 9 (1 bit)

ERRORTRANSEC : Transaction Error Interrupt Clear
bits : 10 - 10 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)


DEVEPTIDR_BLK_MODE[2]

Device Endpoint Interrupt Disable Register
address_offset : 0x88C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_BLK_MODE[2] DEVEPTIDR_BLK_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_INTRPT_MODE[2]

Device Endpoint Interrupt Disable Register
address_offset : 0x88C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_INTRPT_MODE[2] DEVEPTIDR_INTRPT_MODE[2] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIMR_CTRL_MODE[3]

Device Endpoint Interrupt Mask Register
address_offset : 0x8D8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIMR_CTRL_MODE[3] DEVEPTIMR_CTRL_MODE[3] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_ISO_MODE[3]

Device Endpoint Interrupt Mask Register
address_offset : 0x8D8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_ISO_MODE[3] DEVEPTIMR_ISO_MODE[3] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE UNDERFE HBISOINERRE HBISOFLUSHE OVERFE CRCERRE SHORTPACKETE MDATAE DATAXE ERRORTRANSE NBUSYBKE KILLBK FIFOCON EPDISHDMA RSTDT

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFE : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRE : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHE : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

MDATAE : MData Interrupt
bits : 8 - 8 (1 bit)

DATAXE : DataX Interrupt
bits : 9 - 9 (1 bit)

ERRORTRANSE : Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVEPTIMR_BLK_MODE[3]

Device Endpoint Interrupt Mask Register
address_offset : 0x8D8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_BLK_MODE[3] DEVEPTIMR_BLK_MODE[3] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_INTRPT_MODE[3]

Device Endpoint Interrupt Mask Register
address_offset : 0x8D8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_INTRPT_MODE[3] DEVEPTIMR_INTRPT_MODE[3] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMANXTDSC

Device DMA Channel Next Descriptor Address Register
address_offset : 0x960 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMANXTDSC DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMANXTDSC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)


DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMAADDRESS

Device DMA Channel Address Register
address_offset : 0x964 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMAADDRESS DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMAADDRESS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)


DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMACONTROL

Device DMA Channel Control Register
address_offset : 0x968 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMACONTROL DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMACONTROL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)


DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMASTATUS

Device DMA Channel Status Register
address_offset : 0x96C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMASTATUS DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMASTATUS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)


DEVEPTCFG[7]

Device Endpoint Configuration Register
address_offset : 0x970 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVEPTCFG[7] DEVEPTCFG[7] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC EPBK EPSIZE EPDIR AUTOSW EPTYPE NBTRANS

ALLOC : Endpoint Memory Allocate
bits : 1 - 1 (1 bit)

EPBK : Endpoint Banks
bits : 2 - 3 (2 bit)

Enumeration: EPBKSelect

0x0 : 1_BANK

Single-bank endpoint

0x1 : 2_BANK

Double-bank endpoint

0x2 : 3_BANK

Triple-bank endpoint

End of enumeration elements list.

EPSIZE : Endpoint Size
bits : 4 - 6 (3 bit)

Enumeration: EPSIZESelect

0x0 : 8_BYTE

8 bytes

0x1 : 16_BYTE

16 bytes

0x2 : 32_BYTE

32 bytes

0x3 : 64_BYTE

64 bytes

0x4 : 128_BYTE

128 bytes

0x5 : 256_BYTE

256 bytes

0x6 : 512_BYTE

512 bytes

0x7 : 1024_BYTE

1024 bytes

End of enumeration elements list.

EPDIR : Endpoint Direction
bits : 8 - 8 (1 bit)

Enumeration: EPDIRSelect

0 : OUT

The endpoint direction is OUT.

1 : IN

The endpoint direction is IN (nor for control endpoints).

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 9 - 9 (1 bit)

EPTYPE : Endpoint Type
bits : 11 - 12 (2 bit)

Enumeration: EPTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

NBTRANS : Number of transactions per microframe for isochronous endpoint
bits : 13 - 14 (2 bit)

Enumeration: NBTRANSSelect

0x0 : _0_TRANS

Reserved to endpoint that does not have the high-bandwidth isochronous capability.

0x1 : _1_TRANS

Default value: one transaction per microframe.

0x2 : _2_TRANS

Two transactions per microframe. This endpoint should be configured as double-bank.

0x3 : _3_TRANS

Three transactions per microframe. This endpoint should be configured as triple-bank.

End of enumeration elements list.


DEVEPTIFR_CTRL_MODE[4]

Device Endpoint Interrupt Set Register
address_offset : 0x988 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIFR_CTRL_MODE[4] DEVEPTIFR_CTRL_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_ISO_MODE[4]

Device Endpoint Interrupt Set Register
address_offset : 0x988 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_ISO_MODE[4] DEVEPTIFR_ISO_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS UNDERFIS HBISOINERRIS HBISOFLUSHIS OVERFIS CRCERRIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

HBISOINERRIS : High Bandwidth Isochronous IN Underflow Error Interrupt Set
bits : 3 - 3 (1 bit)

HBISOFLUSHIS : High Bandwidth Isochronous IN Flush Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_BLK_MODE[4]

Device Endpoint Interrupt Set Register
address_offset : 0x988 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_BLK_MODE[4] DEVEPTIFR_BLK_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_INTRPT_MODE[4]

Device Endpoint Interrupt Set Register
address_offset : 0x988 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_INTRPT_MODE[4] DEVEPTIFR_INTRPT_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIER_CTRL_MODE[3]

Device Endpoint Interrupt Enable Register
address_offset : 0x9C8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIER_CTRL_MODE[3] DEVEPTIER_CTRL_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_ISO_MODE[3]

Device Endpoint Interrupt Enable Register
address_offset : 0x9C8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_ISO_MODE[3] DEVEPTIER_ISO_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES UNDERFES HBISOINERRES HBISOFLUSHES OVERFES CRCERRES SHORTPACKETES MDATAES DATAXES ERRORTRANSES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS RSTDTS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

HBISOINERRES : High Bandwidth Isochronous IN Underflow Error Interrupt Enable
bits : 3 - 3 (1 bit)

HBISOFLUSHES : High Bandwidth Isochronous IN Flush Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

MDATAES : MData Interrupt Enable
bits : 8 - 8 (1 bit)

DATAXES : DataX Interrupt Enable
bits : 9 - 9 (1 bit)

ERRORTRANSES : Transaction Error Interrupt Enable
bits : 10 - 10 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVEPTIER_BLK_MODE[3]

Device Endpoint Interrupt Enable Register
address_offset : 0x9C8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_BLK_MODE[3] DEVEPTIER_BLK_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_INTRPT_MODE[3]

Device Endpoint Interrupt Enable Register
address_offset : 0x9C8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_INTRPT_MODE[3] DEVEPTIER_INTRPT_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTISR_CTRL_MODE[6]

Device Endpoint Interrupt Status Register
address_offset : 0x9D4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTISR_CTRL_MODE[6] DEVEPTISR_CTRL_MODE[6] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_ISO_MODE[6]

Device Endpoint Interrupt Status Register
address_offset : 0x9D4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_ISO_MODE[6] DEVEPTISR_ISO_MODE[6] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI UNDERFI HBISOINERRI HBISOFLUSHI OVERFI CRCERRI SHORTPACKET DTSEQ ERRORTRANS NBUSYBK CURRBK RWALL CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRI : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHI : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

ERRORTRANS : High-bandwidth Isochronous OUT Endpoint Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_BLK_MODE[6]

Device Endpoint Interrupt Status Register
address_offset : 0x9D4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_BLK_MODE[6] DEVEPTISR_BLK_MODE[6] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_INTRPT_MODE[6]

Device Endpoint Interrupt Status Register
address_offset : 0x9D4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_INTRPT_MODE[6] DEVEPTISR_INTRPT_MODE[6] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTICR_CTRL_MODE[5]

Device Endpoint Interrupt Clear Register
address_offset : 0x9DC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTICR_CTRL_MODE[5] DEVEPTICR_CTRL_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_ISO_MODE[5]

Device Endpoint Interrupt Clear Register
address_offset : 0x9DC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_ISO_MODE[5] DEVEPTICR_ISO_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC UNDERFIC HBISOINERRIC HBISOFLUSHIC OVERFIC CRCERRIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERRIC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHIC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_BLK_MODE[5]

Device Endpoint Interrupt Clear Register
address_offset : 0x9DC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_BLK_MODE[5] DEVEPTICR_BLK_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_INTRPT_MODE[5]

Device Endpoint Interrupt Clear Register
address_offset : 0x9DC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_INTRPT_MODE[5] DEVEPTICR_INTRPT_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPCFG[0]

Host Pipe Configuration Register
address_offset : 0xA00 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPCFG[0] HSTPIPCFG[0] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM INTFRQ

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

INTFRQ : Pipe Interrupt Request Frequency
bits : 24 - 31 (8 bit)


HSTPIPCFG_CTRL_BULK_MODE[0]

Host Pipe Configuration Register
address_offset : 0xA00 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
alternate_register : USBHS_HSTPIPCFG[%s]
reset_Mask : 0x0

HSTPIPCFG_CTRL_BULK_MODE[0] HSTPIPCFG_CTRL_BULK_MODE[0] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM PINGEN BINTERVAL

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

PINGEN : Ping Enable
bits : 20 - 20 (1 bit)

BINTERVAL : bInterval Parameter for the Bulk-Out/Ping Transaction
bits : 24 - 31 (8 bit)


HSTPIPISR_CTRL_MODE[0]

Host Pipe Status Register
address_offset : 0xA60 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPISR_CTRL_MODE[0] HSTPIPISR_CTRL_MODE[0] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_ISO_MODE[0]

Host Pipe Status Register
address_offset : 0xA60 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_ISO_MODE[0] HSTPIPISR_ISO_MODE[0] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI CRCERRI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_BLK_MODE[0]

Host Pipe Status Register
address_offset : 0xA60 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_BLK_MODE[0] HSTPIPISR_BLK_MODE[0] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_INTRPT_MODE[0]

Host Pipe Status Register
address_offset : 0xA60 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_INTRPT_MODE[0] HSTPIPISR_INTRPT_MODE[0] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


DEVEPTCFG[8]

Device Endpoint Configuration Register
address_offset : 0xA90 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVEPTCFG[8] DEVEPTCFG[8] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC EPBK EPSIZE EPDIR AUTOSW EPTYPE NBTRANS

ALLOC : Endpoint Memory Allocate
bits : 1 - 1 (1 bit)

EPBK : Endpoint Banks
bits : 2 - 3 (2 bit)

Enumeration: EPBKSelect

0x0 : 1_BANK

Single-bank endpoint

0x1 : 2_BANK

Double-bank endpoint

0x2 : 3_BANK

Triple-bank endpoint

End of enumeration elements list.

EPSIZE : Endpoint Size
bits : 4 - 6 (3 bit)

Enumeration: EPSIZESelect

0x0 : 8_BYTE

8 bytes

0x1 : 16_BYTE

16 bytes

0x2 : 32_BYTE

32 bytes

0x3 : 64_BYTE

64 bytes

0x4 : 128_BYTE

128 bytes

0x5 : 256_BYTE

256 bytes

0x6 : 512_BYTE

512 bytes

0x7 : 1024_BYTE

1024 bytes

End of enumeration elements list.

EPDIR : Endpoint Direction
bits : 8 - 8 (1 bit)

Enumeration: EPDIRSelect

0 : OUT

The endpoint direction is OUT.

1 : IN

The endpoint direction is IN (nor for control endpoints).

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 9 - 9 (1 bit)

EPTYPE : Endpoint Type
bits : 11 - 12 (2 bit)

Enumeration: EPTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

NBTRANS : Number of transactions per microframe for isochronous endpoint
bits : 13 - 14 (2 bit)

Enumeration: NBTRANSSelect

0x0 : _0_TRANS

Reserved to endpoint that does not have the high-bandwidth isochronous capability.

0x1 : _1_TRANS

Default value: one transaction per microframe.

0x2 : _2_TRANS

Two transactions per microframe. This endpoint should be configured as double-bank.

0x3 : _3_TRANS

Three transactions per microframe. This endpoint should be configured as triple-bank.

End of enumeration elements list.


DEVEPTIMR_CTRL_MODE[4]

Device Endpoint Interrupt Mask Register
address_offset : 0xAA8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIMR_CTRL_MODE[4] DEVEPTIMR_CTRL_MODE[4] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_ISO_MODE[4]

Device Endpoint Interrupt Mask Register
address_offset : 0xAA8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_ISO_MODE[4] DEVEPTIMR_ISO_MODE[4] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE UNDERFE HBISOINERRE HBISOFLUSHE OVERFE CRCERRE SHORTPACKETE MDATAE DATAXE ERRORTRANSE NBUSYBKE KILLBK FIFOCON EPDISHDMA RSTDT

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFE : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRE : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHE : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

MDATAE : MData Interrupt
bits : 8 - 8 (1 bit)

DATAXE : DataX Interrupt
bits : 9 - 9 (1 bit)

ERRORTRANSE : Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVEPTIMR_BLK_MODE[4]

Device Endpoint Interrupt Mask Register
address_offset : 0xAA8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_BLK_MODE[4] DEVEPTIMR_BLK_MODE[4] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_INTRPT_MODE[4]

Device Endpoint Interrupt Mask Register
address_offset : 0xAA8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_INTRPT_MODE[4] DEVEPTIMR_INTRPT_MODE[4] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIDR_CTRL_MODE[3]

Device Endpoint Interrupt Disable Register
address_offset : 0xAB8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIDR_CTRL_MODE[3] DEVEPTIDR_CTRL_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_ISO_MODE[3]

Device Endpoint Interrupt Disable Register
address_offset : 0xAB8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_ISO_MODE[3] DEVEPTIDR_ISO_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC UNDERFEC HBISOINERREC HBISOFLUSHEC OVERFEC SHORTPACKETEC MDATAEC DATAXEC ERRORTRANSEC NBUSYBKEC FIFOCONC EPDISHDMAC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFEC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERREC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHEC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

MDATAEC : MData Interrupt Clear
bits : 8 - 8 (1 bit)

DATAXEC : DataX Interrupt Clear
bits : 9 - 9 (1 bit)

ERRORTRANSEC : Transaction Error Interrupt Clear
bits : 10 - 10 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)


DEVEPTIDR_BLK_MODE[3]

Device Endpoint Interrupt Disable Register
address_offset : 0xAB8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_BLK_MODE[3] DEVEPTIDR_BLK_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_INTRPT_MODE[3]

Device Endpoint Interrupt Disable Register
address_offset : 0xAB8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_INTRPT_MODE[3] DEVEPTIDR_INTRPT_MODE[3] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


HSTPIPICR_CTRL_MODE[0]

Host Pipe Clear Register
address_offset : 0xAC0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPICR_CTRL_MODE[0] HSTPIPICR_CTRL_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_ISO_MODE[0]

Host Pipe Clear Register
address_offset : 0xAC0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_ISO_MODE[0] HSTPIPICR_ISO_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC CRCERRIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_BLK_MODE[0]

Host Pipe Clear Register
address_offset : 0xAC0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_BLK_MODE[0] HSTPIPICR_BLK_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC TXSTPIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

TXSTPIC : Transmitted SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPICR_INTRPT_MODE[0]

Host Pipe Clear Register
address_offset : 0xAC0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPICR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPICR_INTRPT_MODE[0] HSTPIPICR_INTRPT_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIC TXOUTIC UNDERFIC NAKEDIC OVERFIC RXSTALLDIC SHORTPACKETIC

RXINIC : Received IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

TXOUTIC : Transmitted OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

NAKEDIC : NAKed Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

RXSTALLDIC : Received STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETIC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTISR_CTRL_MODE[7]

Device Endpoint Interrupt Status Register
address_offset : 0xB20 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTISR_CTRL_MODE[7] DEVEPTISR_CTRL_MODE[7] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_ISO_MODE[7]

Device Endpoint Interrupt Status Register
address_offset : 0xB20 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_ISO_MODE[7] DEVEPTISR_ISO_MODE[7] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI UNDERFI HBISOINERRI HBISOFLUSHI OVERFI CRCERRI SHORTPACKET DTSEQ ERRORTRANS NBUSYBK CURRBK RWALL CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRI : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHI : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

ERRORTRANS : High-bandwidth Isochronous OUT Endpoint Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_BLK_MODE[7]

Device Endpoint Interrupt Status Register
address_offset : 0xB20 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_BLK_MODE[7] DEVEPTISR_BLK_MODE[7] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_INTRPT_MODE[7]

Device Endpoint Interrupt Status Register
address_offset : 0xB20 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_INTRPT_MODE[7] DEVEPTISR_INTRPT_MODE[7] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


HSTPIPIFR_CTRL_MODE[0]

Host Pipe Set Register
address_offset : 0xB20 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIFR_CTRL_MODE[0] HSTPIPIFR_CTRL_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_ISO_MODE[0]

Host Pipe Set Register
address_offset : 0xB20 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_ISO_MODE[0] HSTPIPIFR_ISO_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS CRCERRIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_BLK_MODE[0]

Host Pipe Set Register
address_offset : 0xB20 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_BLK_MODE[0] HSTPIPIFR_BLK_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS TXSTPIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

TXSTPIS : Transmitted SETUP Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


HSTPIPIFR_INTRPT_MODE[0]

Host Pipe Set Register
address_offset : 0xB20 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIFR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIFR_INTRPT_MODE[0] HSTPIPIFR_INTRPT_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINIS TXOUTIS UNDERFIS PERRIS NAKEDIS OVERFIS RXSTALLDIS SHORTPACKETIS NBUSYBKS

RXINIS : Received IN Data Interrupt Set
bits : 0 - 0 (1 bit)

TXOUTIS : Transmitted OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

PERRIS : Pipe Error Interrupt Set
bits : 3 - 3 (1 bit)

NAKEDIS : NAKed Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

RXSTALLDIS : Received STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETIS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_CTRL_MODE[5]

Device Endpoint Interrupt Set Register
address_offset : 0xB2C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIFR_CTRL_MODE[5] DEVEPTIFR_CTRL_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_ISO_MODE[5]

Device Endpoint Interrupt Set Register
address_offset : 0xB2C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_ISO_MODE[5] DEVEPTIFR_ISO_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS UNDERFIS HBISOINERRIS HBISOFLUSHIS OVERFIS CRCERRIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

HBISOINERRIS : High Bandwidth Isochronous IN Underflow Error Interrupt Set
bits : 3 - 3 (1 bit)

HBISOFLUSHIS : High Bandwidth Isochronous IN Flush Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_BLK_MODE[5]

Device Endpoint Interrupt Set Register
address_offset : 0xB2C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_BLK_MODE[5] DEVEPTIFR_BLK_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_INTRPT_MODE[5]

Device Endpoint Interrupt Set Register
address_offset : 0xB2C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_INTRPT_MODE[5] DEVEPTIFR_INTRPT_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTICR_CTRL_MODE[6]

Device Endpoint Interrupt Clear Register
address_offset : 0xB54 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTICR_CTRL_MODE[6] DEVEPTICR_CTRL_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_ISO_MODE[6]

Device Endpoint Interrupt Clear Register
address_offset : 0xB54 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_ISO_MODE[6] DEVEPTICR_ISO_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC UNDERFIC HBISOINERRIC HBISOFLUSHIC OVERFIC CRCERRIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERRIC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHIC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_BLK_MODE[6]

Device Endpoint Interrupt Clear Register
address_offset : 0xB54 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_BLK_MODE[6] DEVEPTICR_BLK_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_INTRPT_MODE[6]

Device Endpoint Interrupt Clear Register
address_offset : 0xB54 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_INTRPT_MODE[6] DEVEPTICR_INTRPT_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


HSTPIPIMR_CTRL_MODE[0]

Host Pipe Mask Register
address_offset : 0xB80 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIMR_CTRL_MODE[0] HSTPIPIMR_CTRL_MODE[0] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_ISO_MODE[0]

Host Pipe Mask Register
address_offset : 0xB80 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_ISO_MODE[0] HSTPIPIMR_ISO_MODE[0] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE CRCERRE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_BLK_MODE[0]

Host Pipe Mask Register
address_offset : 0xB80 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_BLK_MODE[0] HSTPIPIMR_BLK_MODE[0] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE TXSTPE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPE : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


HSTPIPIMR_INTRPT_MODE[0]

Host Pipe Mask Register
address_offset : 0xB80 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIMR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIMR_INTRPT_MODE[0] HSTPIPIMR_INTRPT_MODE[0] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINE TXOUTE UNDERFIE PERRE NAKEDE OVERFIE RXSTALLDE SHORTPACKETIE NBUSYBKE FIFOCON PDISHDMA PFREEZE RSTDT

RXINE : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTE : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIE : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRE : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDE : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIE : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDE : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIE : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

PDISHDMA : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZE : Pipe Freeze
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVEPTCFG[9]

Device Endpoint Configuration Register
address_offset : 0xBB4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVEPTCFG[9] DEVEPTCFG[9] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC EPBK EPSIZE EPDIR AUTOSW EPTYPE NBTRANS

ALLOC : Endpoint Memory Allocate
bits : 1 - 1 (1 bit)

EPBK : Endpoint Banks
bits : 2 - 3 (2 bit)

Enumeration: EPBKSelect

0x0 : 1_BANK

Single-bank endpoint

0x1 : 2_BANK

Double-bank endpoint

0x2 : 3_BANK

Triple-bank endpoint

End of enumeration elements list.

EPSIZE : Endpoint Size
bits : 4 - 6 (3 bit)

Enumeration: EPSIZESelect

0x0 : 8_BYTE

8 bytes

0x1 : 16_BYTE

16 bytes

0x2 : 32_BYTE

32 bytes

0x3 : 64_BYTE

64 bytes

0x4 : 128_BYTE

128 bytes

0x5 : 256_BYTE

256 bytes

0x6 : 512_BYTE

512 bytes

0x7 : 1024_BYTE

1024 bytes

End of enumeration elements list.

EPDIR : Endpoint Direction
bits : 8 - 8 (1 bit)

Enumeration: EPDIRSelect

0 : OUT

The endpoint direction is OUT.

1 : IN

The endpoint direction is IN (nor for control endpoints).

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 9 - 9 (1 bit)

EPTYPE : Endpoint Type
bits : 11 - 12 (2 bit)

Enumeration: EPTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

NBTRANS : Number of transactions per microframe for isochronous endpoint
bits : 13 - 14 (2 bit)

Enumeration: NBTRANSSelect

0x0 : _0_TRANS

Reserved to endpoint that does not have the high-bandwidth isochronous capability.

0x1 : _1_TRANS

Default value: one transaction per microframe.

0x2 : _2_TRANS

Two transactions per microframe. This endpoint should be configured as double-bank.

0x3 : _3_TRANS

Three transactions per microframe. This endpoint should be configured as triple-bank.

End of enumeration elements list.


DEVEPTIER_CTRL_MODE[4]

Device Endpoint Interrupt Enable Register
address_offset : 0xBC8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIER_CTRL_MODE[4] DEVEPTIER_CTRL_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_ISO_MODE[4]

Device Endpoint Interrupt Enable Register
address_offset : 0xBC8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_ISO_MODE[4] DEVEPTIER_ISO_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES UNDERFES HBISOINERRES HBISOFLUSHES OVERFES CRCERRES SHORTPACKETES MDATAES DATAXES ERRORTRANSES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS RSTDTS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

HBISOINERRES : High Bandwidth Isochronous IN Underflow Error Interrupt Enable
bits : 3 - 3 (1 bit)

HBISOFLUSHES : High Bandwidth Isochronous IN Flush Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

MDATAES : MData Interrupt Enable
bits : 8 - 8 (1 bit)

DATAXES : DataX Interrupt Enable
bits : 9 - 9 (1 bit)

ERRORTRANSES : Transaction Error Interrupt Enable
bits : 10 - 10 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVEPTIER_BLK_MODE[4]

Device Endpoint Interrupt Enable Register
address_offset : 0xBC8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_BLK_MODE[4] DEVEPTIER_BLK_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_INTRPT_MODE[4]

Device Endpoint Interrupt Enable Register
address_offset : 0xBC8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_INTRPT_MODE[4] DEVEPTIER_INTRPT_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


HSTPIPIER_CTRL_MODE[0]

Host Pipe Enable Register
address_offset : 0xBE0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIER_CTRL_MODE[0] HSTPIPIER_CTRL_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_ISO_MODE[0]

Host Pipe Enable Register
address_offset : 0xBE0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_ISO_MODE[0] HSTPIPIER_ISO_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES CRCERRES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_BLK_MODE[0]

Host Pipe Enable Register
address_offset : 0xBE0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_BLK_MODE[0] HSTPIPIER_BLK_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES TXSTPES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

TXSTPES : Transmitted SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


HSTPIPIER_INTRPT_MODE[0]

Host Pipe Enable Register
address_offset : 0xBE0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIER_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIER_INTRPT_MODE[0] HSTPIPIER_INTRPT_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINES TXOUTES UNDERFIES PERRES NAKEDES OVERFIES RXSTALLDES SHORTPACKETIES NBUSYBKES PDISHDMAS PFREEZES RSTDTS

RXINES : Received IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

TXOUTES : Transmitted OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFIES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

PERRES : Pipe Error Interrupt Enable
bits : 3 - 3 (1 bit)

NAKEDES : NAKed Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFIES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

RXSTALLDES : Received STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETIES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Enable
bits : 12 - 12 (1 bit)

PDISHDMAS : Pipe Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

PFREEZES : Pipe Freeze Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVIFR

Device Global Interrupt Set Register
address_offset : 0xC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVIFR DEVIFR write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SUSPS MSOFS SOFS EORSTS WAKEUPS EORSMS UPRSMS DMA_1 DMA_2 DMA_3 DMA_4 DMA_5 DMA_6 DMA_7

SUSPS : Suspend Interrupt Set
bits : 0 - 0 (1 bit)

MSOFS : Micro Start of Frame Interrupt Set
bits : 1 - 1 (1 bit)

SOFS : Start of Frame Interrupt Set
bits : 2 - 2 (1 bit)

EORSTS : End of Reset Interrupt Set
bits : 3 - 3 (1 bit)

WAKEUPS : Wake-Up Interrupt Set
bits : 4 - 4 (1 bit)

EORSMS : End of Resume Interrupt Set
bits : 5 - 5 (1 bit)

UPRSMS : Upstream Resume Interrupt Set
bits : 6 - 6 (1 bit)

DMA_1 : DMA Channel 1 Interrupt Set
bits : 25 - 25 (1 bit)

DMA_2 : DMA Channel 2 Interrupt Set
bits : 26 - 26 (1 bit)

DMA_3 : DMA Channel 3 Interrupt Set
bits : 27 - 27 (1 bit)

DMA_4 : DMA Channel 4 Interrupt Set
bits : 28 - 28 (1 bit)

DMA_5 : DMA Channel 5 Interrupt Set
bits : 29 - 29 (1 bit)

DMA_6 : DMA Channel 6 Interrupt Set
bits : 30 - 30 (1 bit)

DMA_7 : DMA Channel 7 Interrupt Set
bits : 31 - 31 (1 bit)


DEVDMASTATUS

Device DMA Channel Status Register
address_offset : 0xC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMASTATUS DEVDMASTATUS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)


HSTDMASTATUS

Host DMA Channel Status Register
address_offset : 0xC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMASTATUS HSTDMASTATUS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)


HSTPIPIDR_CTRL_MODE[0]

Host Pipe Disable Register
address_offset : 0xC40 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPIDR_CTRL_MODE[0] HSTPIPIDR_CTRL_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_ISO_MODE[0]

Host Pipe Disable Register
address_offset : 0xC40 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_ISO_MODE[0] HSTPIPIDR_ISO_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC CRCERREC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

CRCERREC : CRC Error Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_BLK_MODE[0]

Host Pipe Disable Register
address_offset : 0xC40 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_BLK_MODE[0] HSTPIPIDR_BLK_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC TXSTPEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

TXSTPEC : Transmitted SETUP Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


HSTPIPIDR_INTRPT_MODE[0]

Host Pipe Disable Register
address_offset : 0xC40 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPIDR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPIDR_INTRPT_MODE[0] HSTPIPIDR_INTRPT_MODE[0] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINEC TXOUTEC UNDERFIEC PERREC NAKEDEC OVERFIEC RXSTALLDEC SHORTPACKETIEC NBUSYBKEC FIFOCONC PDISHDMAC PFREEZEC

RXINEC : Received IN Data Interrupt Disable
bits : 0 - 0 (1 bit)

TXOUTEC : Transmitted OUT Data Interrupt Disable
bits : 1 - 1 (1 bit)

UNDERFIEC : Underflow Interrupt Disable
bits : 2 - 2 (1 bit)

PERREC : Pipe Error Interrupt Disable
bits : 3 - 3 (1 bit)

NAKEDEC : NAKed Interrupt Disable
bits : 4 - 4 (1 bit)

OVERFIEC : Overflow Interrupt Disable
bits : 5 - 5 (1 bit)

RXSTALLDEC : Received STALLed Interrupt Disable
bits : 6 - 6 (1 bit)

SHORTPACKETIEC : Short Packet Interrupt Disable
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Disable
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Disable
bits : 14 - 14 (1 bit)

PDISHDMAC : Pipe Interrupts Disable HDMA Request Disable
bits : 16 - 16 (1 bit)

PFREEZEC : Pipe Freeze Disable
bits : 17 - 17 (1 bit)


DEVEPTISR_CTRL_MODE[8]

Device Endpoint Interrupt Status Register
address_offset : 0xC70 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTISR_CTRL_MODE[8] DEVEPTISR_CTRL_MODE[8] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_ISO_MODE[8]

Device Endpoint Interrupt Status Register
address_offset : 0xC70 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_ISO_MODE[8] DEVEPTISR_ISO_MODE[8] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI UNDERFI HBISOINERRI HBISOFLUSHI OVERFI CRCERRI SHORTPACKET DTSEQ ERRORTRANS NBUSYBK CURRBK RWALL CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRI : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHI : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

ERRORTRANS : High-bandwidth Isochronous OUT Endpoint Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_BLK_MODE[8]

Device Endpoint Interrupt Status Register
address_offset : 0xC70 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_BLK_MODE[8] DEVEPTISR_BLK_MODE[8] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_INTRPT_MODE[8]

Device Endpoint Interrupt Status Register
address_offset : 0xC70 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_INTRPT_MODE[8] DEVEPTISR_INTRPT_MODE[8] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTIMR_CTRL_MODE[5]

Device Endpoint Interrupt Mask Register
address_offset : 0xC7C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIMR_CTRL_MODE[5] DEVEPTIMR_CTRL_MODE[5] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_ISO_MODE[5]

Device Endpoint Interrupt Mask Register
address_offset : 0xC7C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_ISO_MODE[5] DEVEPTIMR_ISO_MODE[5] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE UNDERFE HBISOINERRE HBISOFLUSHE OVERFE CRCERRE SHORTPACKETE MDATAE DATAXE ERRORTRANSE NBUSYBKE KILLBK FIFOCON EPDISHDMA RSTDT

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFE : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRE : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHE : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

MDATAE : MData Interrupt
bits : 8 - 8 (1 bit)

DATAXE : DataX Interrupt
bits : 9 - 9 (1 bit)

ERRORTRANSE : Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVEPTIMR_BLK_MODE[5]

Device Endpoint Interrupt Mask Register
address_offset : 0xC7C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_BLK_MODE[5] DEVEPTIMR_BLK_MODE[5] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_INTRPT_MODE[5]

Device Endpoint Interrupt Mask Register
address_offset : 0xC7C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_INTRPT_MODE[5] DEVEPTIMR_INTRPT_MODE[5] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMANXTDSC

Device DMA Channel Next Descriptor Address Register
address_offset : 0xCA0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMANXTDSC DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMANXTDSC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)


HSTPIPINRQ[0]

Host Pipe IN Request Register
address_offset : 0xCA0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPINRQ[0] HSTPIPINRQ[0] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INRQ INMODE

INRQ : IN Request Number before Freeze
bits : 0 - 7 (8 bit)

INMODE : IN Request Mode
bits : 8 - 8 (1 bit)


DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMAADDRESS

Device DMA Channel Address Register
address_offset : 0xCA4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMAADDRESS DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMAADDRESS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)


DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMACONTROL

Device DMA Channel Control Register
address_offset : 0xCA8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMACONTROL DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMACONTROL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)


DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMASTATUS

Device DMA Channel Status Register
address_offset : 0xCAC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMASTATUS DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMASTATUS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)


DEVEPTICR_CTRL_MODE[7]

Device Endpoint Interrupt Clear Register
address_offset : 0xCD0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTICR_CTRL_MODE[7] DEVEPTICR_CTRL_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_ISO_MODE[7]

Device Endpoint Interrupt Clear Register
address_offset : 0xCD0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_ISO_MODE[7] DEVEPTICR_ISO_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC UNDERFIC HBISOINERRIC HBISOFLUSHIC OVERFIC CRCERRIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERRIC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHIC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_BLK_MODE[7]

Device Endpoint Interrupt Clear Register
address_offset : 0xCD0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_BLK_MODE[7] DEVEPTICR_BLK_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_INTRPT_MODE[7]

Device Endpoint Interrupt Clear Register
address_offset : 0xCD0 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_INTRPT_MODE[7] DEVEPTICR_INTRPT_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTIFR_CTRL_MODE[6]

Device Endpoint Interrupt Set Register
address_offset : 0xCD4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIFR_CTRL_MODE[6] DEVEPTIFR_CTRL_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_ISO_MODE[6]

Device Endpoint Interrupt Set Register
address_offset : 0xCD4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_ISO_MODE[6] DEVEPTIFR_ISO_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS UNDERFIS HBISOINERRIS HBISOFLUSHIS OVERFIS CRCERRIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

HBISOINERRIS : High Bandwidth Isochronous IN Underflow Error Interrupt Set
bits : 3 - 3 (1 bit)

HBISOFLUSHIS : High Bandwidth Isochronous IN Flush Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_BLK_MODE[6]

Device Endpoint Interrupt Set Register
address_offset : 0xCD4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_BLK_MODE[6] DEVEPTIFR_BLK_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_INTRPT_MODE[6]

Device Endpoint Interrupt Set Register
address_offset : 0xCD4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_INTRPT_MODE[6] DEVEPTIFR_INTRPT_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIDR_CTRL_MODE[4]

Device Endpoint Interrupt Disable Register
address_offset : 0xCE8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIDR_CTRL_MODE[4] DEVEPTIDR_CTRL_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_ISO_MODE[4]

Device Endpoint Interrupt Disable Register
address_offset : 0xCE8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_ISO_MODE[4] DEVEPTIDR_ISO_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC UNDERFEC HBISOINERREC HBISOFLUSHEC OVERFEC SHORTPACKETEC MDATAEC DATAXEC ERRORTRANSEC NBUSYBKEC FIFOCONC EPDISHDMAC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFEC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERREC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHEC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

MDATAEC : MData Interrupt Clear
bits : 8 - 8 (1 bit)

DATAXEC : DataX Interrupt Clear
bits : 9 - 9 (1 bit)

ERRORTRANSEC : Transaction Error Interrupt Clear
bits : 10 - 10 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)


DEVEPTIDR_BLK_MODE[4]

Device Endpoint Interrupt Disable Register
address_offset : 0xCE8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_BLK_MODE[4] DEVEPTIDR_BLK_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_INTRPT_MODE[4]

Device Endpoint Interrupt Disable Register
address_offset : 0xCE8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_INTRPT_MODE[4] DEVEPTIDR_INTRPT_MODE[4] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


HSTPIPERR[0]

Host Pipe Error Register
address_offset : 0xD00 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPERR[0] HSTPIPERR[0] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DATATGL DATAPID PID TIMEOUT CRC16 COUNTER

DATATGL : Data Toggle Error
bits : 0 - 0 (1 bit)

DATAPID : Data PID Error
bits : 1 - 1 (1 bit)

PID : Data PID Error
bits : 2 - 2 (1 bit)

TIMEOUT : Time-Out Error
bits : 3 - 3 (1 bit)

CRC16 : CRC16 Error
bits : 4 - 4 (1 bit)

COUNTER : Error Counter
bits : 5 - 6 (2 bit)


DEVEPTISR_CTRL_MODE[9]

Device Endpoint Interrupt Status Register
address_offset : 0xDC4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTISR_CTRL_MODE[9] DEVEPTISR_CTRL_MODE[9] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_ISO_MODE[9]

Device Endpoint Interrupt Status Register
address_offset : 0xDC4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_ISO_MODE[9] DEVEPTISR_ISO_MODE[9] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI UNDERFI HBISOINERRI HBISOFLUSHI OVERFI CRCERRI SHORTPACKET DTSEQ ERRORTRANS NBUSYBK CURRBK RWALL CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRI : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHI : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

ERRORTRANS : High-bandwidth Isochronous OUT Endpoint Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_BLK_MODE[9]

Device Endpoint Interrupt Status Register
address_offset : 0xDC4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_BLK_MODE[9] DEVEPTISR_BLK_MODE[9] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTISR_INTRPT_MODE[9]

Device Endpoint Interrupt Status Register
address_offset : 0xDC4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTISR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTISR_INTRPT_MODE[9] DEVEPTISR_INTRPT_MODE[9] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINI RXOUTI RXSTPI NAKOUTI NAKINI OVERFI STALLEDI SHORTPACKET DTSEQ NBUSYBK CURRBK RWALL CTRLDIR CFGOK BYCT

TXINI : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTI : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPI : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTI : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINI : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDI : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKET : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0x0 : DATA0

Data0 toggle sequence

0x1 : DATA1

Data1 toggle sequence

0x2 : DATA2

Reserved for high-bandwidth isochronous endpoint

0x3 : MDATA

Reserved for high-bandwidth isochronous endpoint

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CTRLDIR : Control Direction
bits : 17 - 17 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

BYCT : Byte Count
bits : 20 - 30 (11 bit)


DEVEPTIER_CTRL_MODE[5]

Device Endpoint Interrupt Enable Register
address_offset : 0xDCC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIER_CTRL_MODE[5] DEVEPTIER_CTRL_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_ISO_MODE[5]

Device Endpoint Interrupt Enable Register
address_offset : 0xDCC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_ISO_MODE[5] DEVEPTIER_ISO_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES UNDERFES HBISOINERRES HBISOFLUSHES OVERFES CRCERRES SHORTPACKETES MDATAES DATAXES ERRORTRANSES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS RSTDTS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

HBISOINERRES : High Bandwidth Isochronous IN Underflow Error Interrupt Enable
bits : 3 - 3 (1 bit)

HBISOFLUSHES : High Bandwidth Isochronous IN Flush Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

MDATAES : MData Interrupt Enable
bits : 8 - 8 (1 bit)

DATAXES : DataX Interrupt Enable
bits : 9 - 9 (1 bit)

ERRORTRANSES : Transaction Error Interrupt Enable
bits : 10 - 10 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVEPTIER_BLK_MODE[5]

Device Endpoint Interrupt Enable Register
address_offset : 0xDCC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_BLK_MODE[5] DEVEPTIER_BLK_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_INTRPT_MODE[5]

Device Endpoint Interrupt Enable Register
address_offset : 0xDCC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_INTRPT_MODE[5] DEVEPTIER_INTRPT_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMANXTDSC

Host DMA Channel Next Descriptor Address Register
address_offset : 0xE30 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMANXTDSC HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMANXTDSC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)


HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMAADDRESS

Host DMA Channel Address Register
address_offset : 0xE34 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMAADDRESS HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMAADDRESS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)


HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMACONTROL

Host DMA Channel Control Register
address_offset : 0xE38 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMACONTROL HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMACONTROL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)


HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMASTATUS

Host DMA Channel Status Register
address_offset : 0xE3C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMASTATUS HSTDMA[1]-USBHS_HSTDMA[0]-USBHS_HSTDMASTATUS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)


DEVEPTICR_CTRL_MODE[8]

Device Endpoint Interrupt Clear Register
address_offset : 0xE50 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTICR_CTRL_MODE[8] DEVEPTICR_CTRL_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_ISO_MODE[8]

Device Endpoint Interrupt Clear Register
address_offset : 0xE50 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_ISO_MODE[8] DEVEPTICR_ISO_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC UNDERFIC HBISOINERRIC HBISOFLUSHIC OVERFIC CRCERRIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERRIC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHIC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_BLK_MODE[8]

Device Endpoint Interrupt Clear Register
address_offset : 0xE50 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_BLK_MODE[8] DEVEPTICR_BLK_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_INTRPT_MODE[8]

Device Endpoint Interrupt Clear Register
address_offset : 0xE50 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_INTRPT_MODE[8] DEVEPTICR_INTRPT_MODE[8] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTIMR_CTRL_MODE[6]

Device Endpoint Interrupt Mask Register
address_offset : 0xE54 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIMR_CTRL_MODE[6] DEVEPTIMR_CTRL_MODE[6] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_ISO_MODE[6]

Device Endpoint Interrupt Mask Register
address_offset : 0xE54 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_ISO_MODE[6] DEVEPTIMR_ISO_MODE[6] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE UNDERFE HBISOINERRE HBISOFLUSHE OVERFE CRCERRE SHORTPACKETE MDATAE DATAXE ERRORTRANSE NBUSYBKE KILLBK FIFOCON EPDISHDMA RSTDT

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFE : Underflow Interrupt
bits : 2 - 2 (1 bit)

HBISOINERRE : High Bandwidth Isochronous IN Underflow Error Interrupt
bits : 3 - 3 (1 bit)

HBISOFLUSHE : High Bandwidth Isochronous IN Flush Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRE : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

MDATAE : MData Interrupt
bits : 8 - 8 (1 bit)

DATAXE : DataX Interrupt
bits : 9 - 9 (1 bit)

ERRORTRANSE : Transaction Error Interrupt
bits : 10 - 10 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)


DEVEPTIMR_BLK_MODE[6]

Device Endpoint Interrupt Mask Register
address_offset : 0xE54 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_BLK_MODE[6] DEVEPTIMR_BLK_MODE[6] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIMR_INTRPT_MODE[6]

Device Endpoint Interrupt Mask Register
address_offset : 0xE54 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIMR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIMR_INTRPT_MODE[6] DEVEPTIMR_INTRPT_MODE[6] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINE RXOUTE RXSTPE NAKOUTE NAKINE OVERFE STALLEDE SHORTPACKETE NBUSYBKE KILLBK FIFOCON EPDISHDMA NYETDIS RSTDT STALLRQ

TXINE : Transmitted IN Data Interrupt
bits : 0 - 0 (1 bit)

RXOUTE : Received OUT Data Interrupt
bits : 1 - 1 (1 bit)

RXSTPE : Received SETUP Interrupt
bits : 2 - 2 (1 bit)

NAKOUTE : NAKed OUT Interrupt
bits : 3 - 3 (1 bit)

NAKINE : NAKed IN Interrupt
bits : 4 - 4 (1 bit)

OVERFE : Overflow Interrupt
bits : 5 - 5 (1 bit)

STALLEDE : STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETE : Short Packet Interrupt
bits : 7 - 7 (1 bit)

NBUSYBKE : Number of Busy Banks Interrupt
bits : 12 - 12 (1 bit)

KILLBK : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCON : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMA : Endpoint Interrupts Disable HDMA Request
bits : 16 - 16 (1 bit)

NYETDIS : NYET Token Disable
bits : 17 - 17 (1 bit)

RSTDT : Reset Data Toggle
bits : 18 - 18 (1 bit)

STALLRQ : STALL Request
bits : 19 - 19 (1 bit)


DEVEPTIFR_CTRL_MODE[7]

Device Endpoint Interrupt Set Register
address_offset : 0xE80 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIFR_CTRL_MODE[7] DEVEPTIFR_CTRL_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_ISO_MODE[7]

Device Endpoint Interrupt Set Register
address_offset : 0xE80 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_ISO_MODE[7] DEVEPTIFR_ISO_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS UNDERFIS HBISOINERRIS HBISOFLUSHIS OVERFIS CRCERRIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

UNDERFIS : Underflow Interrupt Set
bits : 2 - 2 (1 bit)

HBISOINERRIS : High Bandwidth Isochronous IN Underflow Error Interrupt Set
bits : 3 - 3 (1 bit)

HBISOFLUSHIS : High Bandwidth Isochronous IN Flush Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

CRCERRIS : CRC Error Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_BLK_MODE[7]

Device Endpoint Interrupt Set Register
address_offset : 0xE80 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_BLK_MODE[7] DEVEPTIFR_BLK_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


DEVEPTIFR_INTRPT_MODE[7]

Device Endpoint Interrupt Set Register
address_offset : 0xE80 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIFR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIFR_INTRPT_MODE[7] DEVEPTIFR_INTRPT_MODE[7] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIS RXOUTIS RXSTPIS NAKOUTIS NAKINIS OVERFIS STALLEDIS SHORTPACKETS NBUSYBKS

TXINIS : Transmitted IN Data Interrupt Set
bits : 0 - 0 (1 bit)

RXOUTIS : Received OUT Data Interrupt Set
bits : 1 - 1 (1 bit)

RXSTPIS : Received SETUP Interrupt Set
bits : 2 - 2 (1 bit)

NAKOUTIS : NAKed OUT Interrupt Set
bits : 3 - 3 (1 bit)

NAKINIS : NAKed IN Interrupt Set
bits : 4 - 4 (1 bit)

OVERFIS : Overflow Interrupt Set
bits : 5 - 5 (1 bit)

STALLEDIS : STALLed Interrupt Set
bits : 6 - 6 (1 bit)

SHORTPACKETS : Short Packet Interrupt Set
bits : 7 - 7 (1 bit)

NBUSYBKS : Number of Busy Banks Interrupt Set
bits : 12 - 12 (1 bit)


HSTPIPCFG[1]

Host Pipe Configuration Register
address_offset : 0xF04 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

HSTPIPCFG[1] HSTPIPCFG[1] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM INTFRQ

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

INTFRQ : Pipe Interrupt Request Frequency
bits : 24 - 31 (8 bit)


HSTPIPCFG_CTRL_BULK_MODE[1]

Host Pipe Configuration Register
address_offset : 0xF04 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
alternate_register : USBHS_HSTPIPCFG[%s]
reset_Mask : 0x0

HSTPIPCFG_CTRL_BULK_MODE[1] HSTPIPCFG_CTRL_BULK_MODE[1] read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ALLOC PBK PSIZE PTOKEN AUTOSW PTYPE PEPNUM PINGEN BINTERVAL

ALLOC : Pipe Memory Allocate
bits : 1 - 1 (1 bit)

PBK : Pipe Banks
bits : 2 - 3 (2 bit)

Enumeration: PBKSelect

0x0 : _1_BANK

Single-bank pipe

0x1 : _2_BANK

Double-bank pipe

0x2 : _3_BANK

Triple-bank pipe

End of enumeration elements list.

PSIZE : Pipe Size
bits : 4 - 6 (3 bit)

Enumeration: PSIZESelect

0x0 : _8_BYTE

8 bytes

0x1 : _16_BYTE

16 bytes

0x2 : _32_BYTE

32 bytes

0x3 : _64_BYTE

64 bytes

0x4 : _128_BYTE

128 bytes

0x5 : _256_BYTE

256 bytes

0x6 : _512_BYTE

512 bytes

0x7 : _1024_BYTE

1024 bytes

End of enumeration elements list.

PTOKEN : Pipe Token
bits : 8 - 9 (2 bit)

Enumeration: PTOKENSelect

0x0 : SETUP

SETUP

0x1 : IN

IN

0x2 : OUT

OUT

End of enumeration elements list.

AUTOSW : Automatic Switch
bits : 10 - 10 (1 bit)

PTYPE : Pipe Type
bits : 12 - 13 (2 bit)

Enumeration: PTYPESelect

0x0 : CTRL

Control

0x1 : ISO

Isochronous

0x2 : BLK

Bulk

0x3 : INTRPT

Interrupt

End of enumeration elements list.

PEPNUM : Pipe Endpoint Number
bits : 16 - 19 (4 bit)

PINGEN : Ping Enable
bits : 20 - 20 (1 bit)

BINTERVAL : bInterval Parameter for the Bulk-Out/Ping Transaction
bits : 24 - 31 (8 bit)


DEVEPTIDR_CTRL_MODE[5]

Device Endpoint Interrupt Disable Register
address_offset : 0xF1C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIDR_CTRL_MODE[5] DEVEPTIDR_CTRL_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_ISO_MODE[5]

Device Endpoint Interrupt Disable Register
address_offset : 0xF1C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_ISO_MODE[5] DEVEPTIDR_ISO_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC UNDERFEC HBISOINERREC HBISOFLUSHEC OVERFEC SHORTPACKETEC MDATAEC DATAXEC ERRORTRANSEC NBUSYBKEC FIFOCONC EPDISHDMAC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFEC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERREC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHEC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

MDATAEC : MData Interrupt Clear
bits : 8 - 8 (1 bit)

DATAXEC : DataX Interrupt Clear
bits : 9 - 9 (1 bit)

ERRORTRANSEC : Transaction Error Interrupt Clear
bits : 10 - 10 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)


DEVEPTIDR_BLK_MODE[5]

Device Endpoint Interrupt Disable Register
address_offset : 0xF1C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_BLK_MODE[5] DEVEPTIDR_BLK_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


DEVEPTIDR_INTRPT_MODE[5]

Device Endpoint Interrupt Disable Register
address_offset : 0xF1C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIDR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIDR_INTRPT_MODE[5] DEVEPTIDR_INTRPT_MODE[5] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINEC RXOUTEC RXSTPEC NAKOUTEC NAKINEC OVERFEC STALLEDEC SHORTPACKETEC NBUSYBKEC FIFOCONC EPDISHDMAC NYETDISC STALLRQC

TXINEC : Transmitted IN Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTEC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPEC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTEC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINEC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFEC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDEC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETEC : Shortpacket Interrupt Clear
bits : 7 - 7 (1 bit)

NBUSYBKEC : Number of Busy Banks Interrupt Clear
bits : 12 - 12 (1 bit)

FIFOCONC : FIFO Control Clear
bits : 14 - 14 (1 bit)

EPDISHDMAC : Endpoint Interrupts Disable HDMA Request Clear
bits : 16 - 16 (1 bit)

NYETDISC : NYET Token Disable Clear
bits : 17 - 17 (1 bit)

STALLRQC : STALL Request Clear
bits : 19 - 19 (1 bit)


HSTPIPISR_CTRL_MODE[1]

Host Pipe Status Register
address_offset : 0xF94 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

HSTPIPISR_CTRL_MODE[1] HSTPIPISR_CTRL_MODE[1] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_ISO_MODE[1]

Host Pipe Status Register
address_offset : 0xF94 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_ISO_MODE[1] HSTPIPISR_ISO_MODE[1] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI CRCERRI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

CRCERRI : CRC Error Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_BLK_MODE[1]

Host Pipe Status Register
address_offset : 0xF94 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_BLK_MODE[1] HSTPIPISR_BLK_MODE[1] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI TXSTPI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

TXSTPI : Transmitted SETUP Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


HSTPIPISR_INTRPT_MODE[1]

Host Pipe Status Register
address_offset : 0xF94 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
alternate_register : USBHS_HSTPIPISR_CTRL_MODE[%s]
reset_Mask : 0x0

HSTPIPISR_INTRPT_MODE[1] HSTPIPISR_INTRPT_MODE[1] read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RXINI TXOUTI UNDERFI PERRI NAKEDI OVERFI RXSTALLDI SHORTPACKETI DTSEQ NBUSYBK CURRBK RWALL CFGOK PBYCT

RXINI : Received IN Data Interrupt
bits : 0 - 0 (1 bit)

TXOUTI : Transmitted OUT Data Interrupt
bits : 1 - 1 (1 bit)

UNDERFI : Underflow Interrupt
bits : 2 - 2 (1 bit)

PERRI : Pipe Error Interrupt
bits : 3 - 3 (1 bit)

NAKEDI : NAKed Interrupt
bits : 4 - 4 (1 bit)

OVERFI : Overflow Interrupt
bits : 5 - 5 (1 bit)

RXSTALLDI : Received STALLed Interrupt
bits : 6 - 6 (1 bit)

SHORTPACKETI : Short Packet Interrupt
bits : 7 - 7 (1 bit)

DTSEQ : Data Toggle Sequence
bits : 8 - 9 (2 bit)

Enumeration: DTSEQSelect

0 : DATA0

Data0 toggle sequence

1 : DATA1

Data1 toggle sequence

End of enumeration elements list.

NBUSYBK : Number of Busy Banks
bits : 12 - 13 (2 bit)

Enumeration: NBUSYBKSelect

0x0 : _0_BUSY

0 busy bank (all banks free)

0x1 : _1_BUSY

1 busy bank

0x2 : _2_BUSY

2 busy banks

0x3 : _3_BUSY

3 busy banks

End of enumeration elements list.

CURRBK : Current Bank
bits : 14 - 15 (2 bit)

Enumeration: CURRBKSelect

0x0 : BANK0

Current bank is bank0

0x1 : BANK1

Current bank is bank1

0x2 : BANK2

Current bank is bank2

End of enumeration elements list.

RWALL : Read/Write Allowed
bits : 16 - 16 (1 bit)

CFGOK : Configuration OK Status
bits : 18 - 18 (1 bit)

PBYCT : Pipe Byte Count
bits : 20 - 30 (11 bit)


DEVEPTICR_CTRL_MODE[9]

Device Endpoint Interrupt Clear Register
address_offset : 0xFD4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTICR_CTRL_MODE[9] DEVEPTICR_CTRL_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_ISO_MODE[9]

Device Endpoint Interrupt Clear Register
address_offset : 0xFD4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_ISO_MODE[9] DEVEPTICR_ISO_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC UNDERFIC HBISOINERRIC HBISOFLUSHIC OVERFIC CRCERRIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

UNDERFIC : Underflow Interrupt Clear
bits : 2 - 2 (1 bit)

HBISOINERRIC : High Bandwidth Isochronous IN Underflow Error Interrupt Clear
bits : 3 - 3 (1 bit)

HBISOFLUSHIC : High Bandwidth Isochronous IN Flush Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

CRCERRIC : CRC Error Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_BLK_MODE[9]

Device Endpoint Interrupt Clear Register
address_offset : 0xFD4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_BLK_MODE[9] DEVEPTICR_BLK_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTICR_INTRPT_MODE[9]

Device Endpoint Interrupt Clear Register
address_offset : 0xFD4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTICR_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTICR_INTRPT_MODE[9] DEVEPTICR_INTRPT_MODE[9] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINIC RXOUTIC RXSTPIC NAKOUTIC NAKINIC OVERFIC STALLEDIC SHORTPACKETC

TXINIC : Transmitted IN Data Interrupt Clear
bits : 0 - 0 (1 bit)

RXOUTIC : Received OUT Data Interrupt Clear
bits : 1 - 1 (1 bit)

RXSTPIC : Received SETUP Interrupt Clear
bits : 2 - 2 (1 bit)

NAKOUTIC : NAKed OUT Interrupt Clear
bits : 3 - 3 (1 bit)

NAKINIC : NAKed IN Interrupt Clear
bits : 4 - 4 (1 bit)

OVERFIC : Overflow Interrupt Clear
bits : 5 - 5 (1 bit)

STALLEDIC : STALLed Interrupt Clear
bits : 6 - 6 (1 bit)

SHORTPACKETC : Short Packet Interrupt Clear
bits : 7 - 7 (1 bit)


DEVEPTIER_CTRL_MODE[6]

Device Endpoint Interrupt Enable Register
address_offset : 0xFD4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

DEVEPTIER_CTRL_MODE[6] DEVEPTIER_CTRL_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_ISO_MODE[6]

Device Endpoint Interrupt Enable Register
address_offset : 0xFD4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_ISO_MODE[6] DEVEPTIER_ISO_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES UNDERFES HBISOINERRES HBISOFLUSHES OVERFES CRCERRES SHORTPACKETES MDATAES DATAXES ERRORTRANSES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS RSTDTS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

UNDERFES : Underflow Interrupt Enable
bits : 2 - 2 (1 bit)

HBISOINERRES : High Bandwidth Isochronous IN Underflow Error Interrupt Enable
bits : 3 - 3 (1 bit)

HBISOFLUSHES : High Bandwidth Isochronous IN Flush Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

CRCERRES : CRC Error Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

MDATAES : MData Interrupt Enable
bits : 8 - 8 (1 bit)

DATAXES : DataX Interrupt Enable
bits : 9 - 9 (1 bit)

ERRORTRANSES : Transaction Error Interrupt Enable
bits : 10 - 10 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)


DEVEPTIER_BLK_MODE[6]

Device Endpoint Interrupt Enable Register
address_offset : 0xFD4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_BLK_MODE[6] DEVEPTIER_BLK_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVEPTIER_INTRPT_MODE[6]

Device Endpoint Interrupt Enable Register
address_offset : 0xFD4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
alternate_register : USBHS_DEVEPTIER_CTRL_MODE[%s]
reset_Mask : 0x0

DEVEPTIER_INTRPT_MODE[6] DEVEPTIER_INTRPT_MODE[6] write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TXINES RXOUTES RXSTPES NAKOUTES NAKINES OVERFES STALLEDES SHORTPACKETES NBUSYBKES KILLBKS FIFOCONS EPDISHDMAS NYETDISS RSTDTS STALLRQS

TXINES : Transmitted IN Data Interrupt Enable
bits : 0 - 0 (1 bit)

RXOUTES : Received OUT Data Interrupt Enable
bits : 1 - 1 (1 bit)

RXSTPES : Received SETUP Interrupt Enable
bits : 2 - 2 (1 bit)

NAKOUTES : NAKed OUT Interrupt Enable
bits : 3 - 3 (1 bit)

NAKINES : NAKed IN Interrupt Enable
bits : 4 - 4 (1 bit)

OVERFES : Overflow Interrupt Enable
bits : 5 - 5 (1 bit)

STALLEDES : STALLed Interrupt Enable
bits : 6 - 6 (1 bit)

SHORTPACKETES : Short Packet Interrupt Enable
bits : 7 - 7 (1 bit)

NBUSYBKES : Number of Busy Banks Interrupt Enable
bits : 12 - 12 (1 bit)

KILLBKS : Kill IN Bank
bits : 13 - 13 (1 bit)

FIFOCONS : FIFO Control
bits : 14 - 14 (1 bit)

EPDISHDMAS : Endpoint Interrupts Disable HDMA Request Enable
bits : 16 - 16 (1 bit)

NYETDISS : NYET Token Disable Enable
bits : 17 - 17 (1 bit)

RSTDTS : Reset Data Toggle Enable
bits : 18 - 18 (1 bit)

STALLRQS : STALL Request Enable
bits : 19 - 19 (1 bit)


DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMANXTDSC

Device DMA Channel Next Descriptor Address Register
address_offset : 0xFF0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMANXTDSC DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMANXTDSC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NXT_DSC_ADD

NXT_DSC_ADD : Next Descriptor Address
bits : 0 - 31 (32 bit)


DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMAADDRESS

Device DMA Channel Address Register
address_offset : 0xFF4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMAADDRESS DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMAADDRESS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BUFF_ADD

BUFF_ADD : Buffer Address
bits : 0 - 31 (32 bit)


DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMACONTROL

Device DMA Channel Control Register
address_offset : 0xFF8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMACONTROL DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMACONTROL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB LDNXT_DSC END_TR_EN END_B_EN END_TR_IT END_BUFFIT DESC_LD_IT BURST_LCK BUFF_LENGTH

CHANN_ENB : Channel Enable Command
bits : 0 - 0 (1 bit)

LDNXT_DSC : Load Next Channel Transfer Descriptor Enable Command
bits : 1 - 1 (1 bit)

END_TR_EN : End of Transfer Enable Control (OUT transfers only)
bits : 2 - 2 (1 bit)

END_B_EN : End of Buffer Enable Control
bits : 3 - 3 (1 bit)

END_TR_IT : End of Transfer Interrupt Enable
bits : 4 - 4 (1 bit)

END_BUFFIT : End of Buffer Interrupt Enable
bits : 5 - 5 (1 bit)

DESC_LD_IT : Descriptor Loaded Interrupt Enable
bits : 6 - 6 (1 bit)

BURST_LCK : Burst Lock Enable
bits : 7 - 7 (1 bit)

BUFF_LENGTH : Buffer Byte Length (Write-only)
bits : 16 - 31 (16 bit)


DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMASTATUS

Device DMA Channel Status Register
address_offset : 0xFFC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMASTATUS DEVDMA[4]-USBHS_DEVDMA[3]-USBHS_DEVDMA[2]-USBHS_DEVDMA[1]-USBHS_DEVDMA[0]-USBHS_DEVDMASTATUS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANN_ENB CHANN_ACT END_TR_ST END_BF_ST DESC_LDST BUFF_COUNT

CHANN_ENB : Channel Enable Status
bits : 0 - 0 (1 bit)

CHANN_ACT : Channel Active Status
bits : 1 - 1 (1 bit)

END_TR_ST : End of Channel Transfer Status
bits : 4 - 4 (1 bit)

END_BF_ST : End of Channel Buffer Status
bits : 5 - 5 (1 bit)

DESC_LDST : Descriptor Loaded Status
bits : 6 - 6 (1 bit)

BUFF_COUNT : Buffer Byte Count
bits : 16 - 31 (16 bit)



Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !

This website is sponsored by EmbeetleEmbeetle, an IDE designed from scratch for embedded software developers.