\n
address_offset : 0x0 Bytes (0x0)
size : 0x400 byte (0x0)
mem_usage : registers
protection : not protected
EXTI rising trigger selection register
address_offset : 0x0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TR0 : Rising trigger event configuration bit of Configurable Event input
bits : 0 - 0 (1 bit)
TR1 : Rising trigger event configuration bit of Configurable Event input
bits : 1 - 1 (1 bit)
TR2 : Rising trigger event configuration bit of Configurable Event input
bits : 2 - 2 (1 bit)
TR3 : Rising trigger event configuration bit of Configurable Event input
bits : 3 - 3 (1 bit)
TR4 : Rising trigger event configuration bit of Configurable Event input
bits : 4 - 4 (1 bit)
TR5 : Rising trigger event configuration bit of Configurable Event input
bits : 5 - 5 (1 bit)
TR6 : Rising trigger event configuration bit of Configurable Event input
bits : 6 - 6 (1 bit)
TR7 : Rising trigger event configuration bit of Configurable Event input
bits : 7 - 7 (1 bit)
TR8 : Rising trigger event configuration bit of Configurable Event input
bits : 8 - 8 (1 bit)
TR9 : Rising trigger event configuration bit of Configurable Event input
bits : 9 - 9 (1 bit)
TR10 : Rising trigger event configuration bit of Configurable Event input
bits : 10 - 10 (1 bit)
TR11 : Rising trigger event configuration bit of Configurable Event input
bits : 11 - 11 (1 bit)
TR12 : Rising trigger event configuration bit of Configurable Event input
bits : 12 - 12 (1 bit)
TR13 : Rising trigger event configuration bit of Configurable Event input
bits : 13 - 13 (1 bit)
TR14 : Rising trigger event configuration bit of Configurable Event input
bits : 14 - 14 (1 bit)
TR15 : Rising trigger event configuration bit of Configurable Event input
bits : 15 - 15 (1 bit)
TR16 : Rising trigger event configuration bit of Configurable Event input
bits : 16 - 16 (1 bit)
TR17 : Rising trigger event configuration bit of Configurable Event input
bits : 17 - 17 (1 bit)
TR18 : Rising trigger event configuration bit of Configurable Event input
bits : 18 - 18 (1 bit)
EXTI falling edge pending register
address_offset : 0x10 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
FPIF0 : configurable event inputs x falling edge pending bit.
bits : 0 - 0 (1 bit)
FPIF1 : configurable event inputs x falling edge pending bit.
bits : 1 - 1 (1 bit)
FPIF2 : configurable event inputs x falling edge pending bit.
bits : 2 - 2 (1 bit)
FPIF3 : configurable event inputs x falling edge pending bit.
bits : 3 - 3 (1 bit)
FPIF4 : configurable event inputs x falling edge pending bit.
bits : 4 - 4 (1 bit)
FPIF5 : configurable event inputs x falling edge pending bit.
bits : 5 - 5 (1 bit)
FPIF6 : configurable event inputs x falling edge pending bit.
bits : 6 - 6 (1 bit)
FPIF7 : configurable event inputs x falling edge pending bit.
bits : 7 - 7 (1 bit)
FPIF8 : configurable event inputs x falling edge pending bit.
bits : 8 - 8 (1 bit)
FPIF9 : configurable event inputs x falling edge pending bit.
bits : 9 - 9 (1 bit)
FPIF10 : configurable event inputs x falling edge pending bit.
bits : 10 - 10 (1 bit)
FPIF11 : configurable event inputs x falling edge pending bit.
bits : 11 - 11 (1 bit)
FPIF12 : configurable event inputs x falling edge pending bit.
bits : 12 - 12 (1 bit)
FPIF13 : configurable event inputs x falling edge pending bit.
bits : 13 - 13 (1 bit)
FPIF14 : configurable event inputs x falling edge pending bit.
bits : 14 - 14 (1 bit)
FPIF15 : configurable event inputs x falling edge pending bit.
bits : 15 - 15 (1 bit)
FPIF16 : configurable event inputs x falling edge pending bit.
bits : 16 - 16 (1 bit)
FPIF17 : configurable event inputs x falling edge pending bit.
bits : 17 - 17 (1 bit)
FPIF18 : configurable event inputs x falling edge pending bit.
bits : 18 - 18 (1 bit)
Hardware configuration registers
address_offset : 0x3D8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CPUEVENT : HW configuration CPU event generation
bits : 0 - 31 (32 bit)
Hardware configuration registers
address_offset : 0x3DC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CPUEVENT : HW configuration CPU event generation
bits : 0 - 31 (32 bit)
Hardware configuration registers
address_offset : 0x3E0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CPUEVENT : HW configuration CPU event generation
bits : 0 - 31 (32 bit)
Hardware configuration registers
address_offset : 0x3E4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
EVENT_TRG : HW configuration event trigger type
bits : 0 - 31 (32 bit)
Hardware configuration registers
address_offset : 0x3E8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
EVENT_TRG : HW configuration event trigger type
bits : 0 - 31 (32 bit)
Hardware configuration registers
address_offset : 0x3EC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
EVENT_TRG : HW configuration event trigger type
bits : 0 - 31 (32 bit)
Hardware configuration registers
address_offset : 0x3F0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
NBEVENTS : configuration number of event
bits : 0 - 7 (8 bit)
NBCPUS : configuration number of CPUs
bits : 8 - 11 (4 bit)
CPUEVTEN : HW configuration of CPU event output enable
bits : 12 - 15 (4 bit)
NBIOPORT : HW configuration of number of IO ports
bits : 16 - 23 (8 bit)
AES version register
address_offset : 0x3F4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MINREV : Minor revision
bits : 0 - 3 (4 bit)
MAJREV : Major revision
bits : 4 - 7 (4 bit)
AES identification register
address_offset : 0x3F8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ID : Identification code
bits : 0 - 31 (32 bit)
AES size ID register
address_offset : 0x3FC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ID : Size Identification code
bits : 0 - 31 (32 bit)
EXTI falling trigger selection register
address_offset : 0x4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TR0 : Rising trigger event configuration bit of Configurable Event input
bits : 0 - 0 (1 bit)
TR1 : Rising trigger event configuration bit of Configurable Event input
bits : 1 - 1 (1 bit)
TR2 : Rising trigger event configuration bit of Configurable Event input
bits : 2 - 2 (1 bit)
TR3 : Rising trigger event configuration bit of Configurable Event input
bits : 3 - 3 (1 bit)
TR4 : Rising trigger event configuration bit of Configurable Event input
bits : 4 - 4 (1 bit)
TR5 : Rising trigger event configuration bit of Configurable Event input
bits : 5 - 5 (1 bit)
TR6 : Rising trigger event configuration bit of Configurable Event input
bits : 6 - 6 (1 bit)
TR7 : Rising trigger event configuration bit of Configurable Event input
bits : 7 - 7 (1 bit)
TR8 : Rising trigger event configuration bit of Configurable Event input
bits : 8 - 8 (1 bit)
TR9 : Rising trigger event configuration bit of Configurable Event input
bits : 9 - 9 (1 bit)
TR10 : Rising trigger event configuration bit of Configurable Event input
bits : 10 - 10 (1 bit)
TR11 : Rising trigger event configuration bit of Configurable Event input
bits : 11 - 11 (1 bit)
TR12 : Rising trigger event configuration bit of Configurable Event input
bits : 12 - 12 (1 bit)
TR13 : Rising trigger event configuration bit of Configurable Event input
bits : 13 - 13 (1 bit)
TR14 : Rising trigger event configuration bit of Configurable Event input
bits : 14 - 14 (1 bit)
TR15 : Rising trigger event configuration bit of Configurable Event input
bits : 15 - 15 (1 bit)
TR16 : Rising trigger event configuration bit of Configurable Event input
bits : 16 - 16 (1 bit)
TR17 : Rising trigger event configuration bit of Configurable Event input
bits : 17 - 17 (1 bit)
TR18 : Rising trigger event configuration bit of Configurable Event input
bits : 18 - 18 (1 bit)
EXTI external interrupt selection register
address_offset : 0x60 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
EXTI0_7 : GPIO port selection
bits : 0 - 7 (8 bit)
EXTI8_15 : GPIO port selection
bits : 8 - 15 (8 bit)
EXTI16_23 : GPIO port selection
bits : 16 - 23 (8 bit)
EXTI24_31 : GPIO port selection
bits : 24 - 31 (8 bit)
EXTI external interrupt selection register
address_offset : 0x64 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
EXTI0_7 : GPIO port selection
bits : 0 - 7 (8 bit)
EXTI8_15 : GPIO port selection
bits : 8 - 15 (8 bit)
EXTI16_23 : GPIO port selection
bits : 16 - 23 (8 bit)
EXTI24_31 : GPIO port selection
bits : 24 - 31 (8 bit)
EXTI external interrupt selection register
address_offset : 0x68 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
EXTI0_7 : GPIO port selection
bits : 0 - 7 (8 bit)
EXTI8_15 : GPIO port selection
bits : 8 - 15 (8 bit)
EXTI16_23 : GPIO port selection
bits : 16 - 23 (8 bit)
EXTI24_31 : GPIO port selection
bits : 24 - 31 (8 bit)
EXTI external interrupt selection register
address_offset : 0x6C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
EXTI0_7 : GPIO port selection
bits : 0 - 7 (8 bit)
EXTI8_15 : GPIO port selection
bits : 8 - 15 (8 bit)
EXTI16_23 : GPIO port selection
bits : 16 - 23 (8 bit)
EXTI24_31 : GPIO port selection
bits : 24 - 31 (8 bit)
EXTI software interrupt event register
address_offset : 0x8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SWIER0 : Rising trigger event configuration bit of Configurable Event input
bits : 0 - 0 (1 bit)
SWIER1 : Rising trigger event configuration bit of Configurable Event input
bits : 1 - 1 (1 bit)
SWIER2 : Rising trigger event configuration bit of Configurable Event input
bits : 2 - 2 (1 bit)
SWIER3 : Rising trigger event configuration bit of Configurable Event input
bits : 3 - 3 (1 bit)
SWIER4 : Rising trigger event configuration bit of Configurable Event input
bits : 4 - 4 (1 bit)
SWIER5 : Rising trigger event configuration bit of Configurable Event input
bits : 5 - 5 (1 bit)
SWIER6 : Rising trigger event configuration bit of Configurable Event input
bits : 6 - 6 (1 bit)
SWIER7 : Rising trigger event configuration bit of Configurable Event input
bits : 7 - 7 (1 bit)
SWIER8 : Rising trigger event configuration bit of Configurable Event input
bits : 8 - 8 (1 bit)
SWIER9 : Rising trigger event configuration bit of Configurable Event input
bits : 9 - 9 (1 bit)
SWIER10 : Rising trigger event configuration bit of Configurable Event input
bits : 10 - 10 (1 bit)
SWIER11 : Rising trigger event configuration bit of Configurable Event input
bits : 11 - 11 (1 bit)
SWIER12 : Rising trigger event configuration bit of Configurable Event input
bits : 12 - 12 (1 bit)
SWIER13 : Rising trigger event configuration bit of Configurable Event input
bits : 13 - 13 (1 bit)
SWIER14 : Rising trigger event configuration bit of Configurable Event input
bits : 14 - 14 (1 bit)
SWIER15 : Rising trigger event configuration bit of Configurable Event input
bits : 15 - 15 (1 bit)
SWIER16 : Rising trigger event configuration bit of Configurable Event input
bits : 16 - 16 (1 bit)
SWIER17 : Rising trigger event configuration bit of Configurable Event input
bits : 17 - 17 (1 bit)
SWIER18 : Rising trigger event configuration bit of Configurable Event input
bits : 18 - 18 (1 bit)
EXTI CPU wakeup with interrupt mask register
address_offset : 0x80 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
IM0 : CPU wakeup with interrupt mask on event input
bits : 0 - 0 (1 bit)
IM1 : CPU wakeup with interrupt mask on event input
bits : 1 - 1 (1 bit)
IM2 : CPU wakeup with interrupt mask on event input
bits : 2 - 2 (1 bit)
IM3 : CPU wakeup with interrupt mask on event input
bits : 3 - 3 (1 bit)
IM4 : CPU wakeup with interrupt mask on event input
bits : 4 - 4 (1 bit)
IM5 : CPU wakeup with interrupt mask on event input
bits : 5 - 5 (1 bit)
IM6 : CPU wakeup with interrupt mask on event input
bits : 6 - 6 (1 bit)
IM7 : CPU wakeup with interrupt mask on event input
bits : 7 - 7 (1 bit)
IM8 : CPU wakeup with interrupt mask on event input
bits : 8 - 8 (1 bit)
IM9 : CPU wakeup with interrupt mask on event input
bits : 9 - 9 (1 bit)
IM10 : CPU wakeup with interrupt mask on event input
bits : 10 - 10 (1 bit)
IM11 : CPU wakeup with interrupt mask on event input
bits : 11 - 11 (1 bit)
IM12 : CPU wakeup with interrupt mask on event input
bits : 12 - 12 (1 bit)
IM13 : CPU wakeup with interrupt mask on event input
bits : 13 - 13 (1 bit)
IM14 : CPU wakeup with interrupt mask on event input
bits : 14 - 14 (1 bit)
IM15 : CPU wakeup with interrupt mask on event input
bits : 15 - 15 (1 bit)
IM16 : CPU wakeup with interrupt mask on event input
bits : 16 - 16 (1 bit)
IM17 : CPU wakeup with interrupt mask on event input
bits : 17 - 17 (1 bit)
IM18 : CPU wakeup with interrupt mask on event input
bits : 18 - 18 (1 bit)
IM19 : CPU wakeup with interrupt mask on event input
bits : 19 - 19 (1 bit)
IM20 : CPU wakeup with interrupt mask on event input
bits : 20 - 20 (1 bit)
IM21 : CPU wakeup with interrupt mask on event input
bits : 21 - 21 (1 bit)
IM22 : CPU wakeup with interrupt mask on event input
bits : 22 - 22 (1 bit)
IM23 : CPU wakeup with interrupt mask on event input
bits : 23 - 23 (1 bit)
IM24 : CPU wakeup with interrupt mask on event input
bits : 24 - 24 (1 bit)
IM25 : CPU wakeup with interrupt mask on event input
bits : 25 - 25 (1 bit)
IM26 : CPU wakeup with interrupt mask on event input
bits : 26 - 26 (1 bit)
IM27 : CPU wakeup with interrupt mask on event input
bits : 27 - 27 (1 bit)
IM28 : CPU wakeup with interrupt mask on event input
bits : 28 - 28 (1 bit)
IM29 : CPU wakeup with interrupt mask on event input
bits : 29 - 29 (1 bit)
IM30 : CPU wakeup with interrupt mask on event input
bits : 30 - 30 (1 bit)
IM31 : CPU wakeup with interrupt mask on event input
bits : 31 - 31 (1 bit)
EXTI CPU wakeup with event mask register
address_offset : 0x80 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
alternate_register : IMR1
reset_Mask : 0x0
EM0 : CPU wakeup with event mask on event input
bits : 0 - 0 (1 bit)
EM1 : CPU wakeup with event mask on event input
bits : 1 - 1 (1 bit)
EM2 : CPU wakeup with event mask on event input
bits : 2 - 2 (1 bit)
EM3 : CPU wakeup with event mask on event input
bits : 3 - 3 (1 bit)
EM4 : CPU wakeup with event mask on event input
bits : 4 - 4 (1 bit)
EM5 : CPU wakeup with event mask on event input
bits : 5 - 5 (1 bit)
EM6 : CPU wakeup with event mask on event input
bits : 6 - 6 (1 bit)
EM7 : CPU wakeup with event mask on event input
bits : 7 - 7 (1 bit)
EM8 : CPU wakeup with event mask on event input
bits : 8 - 8 (1 bit)
EM9 : CPU wakeup with event mask on event input
bits : 9 - 9 (1 bit)
EM10 : CPU wakeup with event mask on event input
bits : 10 - 10 (1 bit)
EM11 : CPU wakeup with event mask on event input
bits : 11 - 11 (1 bit)
EM12 : CPU wakeup with event mask on event input
bits : 12 - 12 (1 bit)
EM13 : CPU wakeup with event mask on event input
bits : 13 - 13 (1 bit)
EM14 : CPU wakeup with event mask on event input
bits : 14 - 14 (1 bit)
EM15 : CPU wakeup with event mask on event input
bits : 15 - 15 (1 bit)
EM16 : CPU wakeup with event mask on event input
bits : 16 - 16 (1 bit)
EM17 : CPU wakeup with event mask on event input
bits : 17 - 17 (1 bit)
EM18 : CPU wakeup with event mask on event input
bits : 18 - 18 (1 bit)
EM19 : CPU wakeup with event mask on event input
bits : 19 - 19 (1 bit)
EM21 : CPU wakeup with event mask on event input
bits : 21 - 21 (1 bit)
EM23 : CPU wakeup with event mask on event input
bits : 23 - 23 (1 bit)
EM25 : CPU wakeup with event mask on event input
bits : 25 - 25 (1 bit)
EM26 : CPU wakeup with event mask on event input
bits : 26 - 26 (1 bit)
EM27 : CPU wakeup with event mask on event input
bits : 27 - 27 (1 bit)
EM28 : CPU wakeup with event mask on event input
bits : 28 - 28 (1 bit)
EM29 : CPU wakeup with event mask on event input
bits : 29 - 29 (1 bit)
EM30 : CPU wakeup with event mask on event input
bits : 30 - 30 (1 bit)
EM31 : CPU wakeup with event mask on event input
bits : 31 - 31 (1 bit)
EXTI CPU wakeup with interrupt mask register
address_offset : 0x90 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
IM32 : CPU wakeup with interrupt mask on event input
bits : 0 - 0 (1 bit)
IM33 : CPU wakeup with interrupt mask on event input
bits : 1 - 1 (1 bit)
EXTI CPU wakeup with event mask register
address_offset : 0x94 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
EM32 : CPU wakeup with event mask on event input
bits : 0 - 0 (1 bit)
EM33 : CPU wakeup with event mask on event input
bits : 1 - 1 (1 bit)
EXTI rising edge pending register
address_offset : 0xC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RPIF0 : configurable event inputs x rising edge Pending bit.
bits : 0 - 0 (1 bit)
RPIF1 : configurable event inputs x rising edge Pending bit.
bits : 1 - 1 (1 bit)
RPIF2 : configurable event inputs x rising edge Pending bit.
bits : 2 - 2 (1 bit)
RPIF3 : configurable event inputs x rising edge Pending bit.
bits : 3 - 3 (1 bit)
RPIF4 : configurable event inputs x rising edge Pending bit.
bits : 4 - 4 (1 bit)
RPIF5 : configurable event inputs x rising edge Pending bit
bits : 5 - 5 (1 bit)
RPIF6 : configurable event inputs x rising edge Pending bit.
bits : 6 - 6 (1 bit)
RPIF7 : configurable event inputs x rising edge Pending bit.
bits : 7 - 7 (1 bit)
RPIF8 : configurable event inputs x rising edge Pending bit.
bits : 8 - 8 (1 bit)
RPIF9 : configurable event inputs x rising edge Pending bit.
bits : 9 - 9 (1 bit)
RPIF10 : configurable event inputs x rising edge Pending bit.
bits : 10 - 10 (1 bit)
RPIF11 : configurable event inputs x rising edge Pending bit.
bits : 11 - 11 (1 bit)
RPIF12 : configurable event inputs x rising edge Pending bit.
bits : 12 - 12 (1 bit)
RPIF13 : configurable event inputs x rising edge Pending bit.
bits : 13 - 13 (1 bit)
RPIF14 : configurable event inputs x rising edge Pending bit.
bits : 14 - 14 (1 bit)
RPIF15 : configurable event inputs x rising edge Pending bit.
bits : 15 - 15 (1 bit)
RPIF16 : configurable event inputs x rising edge Pending bit.
bits : 16 - 16 (1 bit)
RPIF17 : configurable event inputs x rising edge Pending bit.
bits : 17 - 17 (1 bit)
RPIF18 : configurable event inputs x rising edge Pending bit.
bits : 18 - 18 (1 bit)
Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !
This website is sponsored by Embeetle, an IDE designed from scratch for embedded software developers.