\n

SIM

Peripheral Memory Blocks

address_offset : 0x0 Bytes (0x0)
size : 0x1064 byte (0x0)
mem_usage : registers
protection : not protected

Registers

SOPT1

SOPT2

SOPT4

SOPT5

SOPT7

SOPT8

SDID

SCGC4

SCGC5

SCGC6

SCGC7

CLKDIV1

FCFG1

FCFG2

UIDH

UIDMH

UIDML

UIDL

SOPT1CFG


SOPT1

System Options Register 1
address_offset : 0x0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SOPT1 SOPT1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RAMSIZE OSC32KOUT OSC32KSEL

RAMSIZE : RAM size
bits : 12 - 15 (4 bit)
access : read-only

Enumeration:

#0001 : 0001

8 KB

#0011 : 0011

16 KB

#0100 : 0100

24 KB

#0101 : 0101

32 KB

#0110 : 0110

48 KB

#0111 : 0111

64 KB

#1000 : 1000

96 KB

#1001 : 1001

128 KB

#1011 : 1011

256 KB

End of enumeration elements list.

OSC32KOUT : 32K Oscillator Clock Output
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

#00 : 00

ERCLK32K is not output.

#01 : 01

ERCLK32K is output on PTE0.

#10 : 10

ERCLK32K is output on PTE26.

End of enumeration elements list.

OSC32KSEL : 32K oscillator clock select
bits : 18 - 19 (2 bit)
access : read-write

Enumeration:

#00 : 00

System oscillator (OSC32KCLK)

#11 : 11

LPO 1 kHz

End of enumeration elements list.


SOPT2

System Options Register 2
address_offset : 0x1004 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SOPT2 SOPT2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CLKOUTSEL TRACECLKSEL PLLFLLSEL LPUARTSRC

CLKOUTSEL : CLKOUT select
bits : 5 - 7 (3 bit)
access : read-write

Enumeration:

#010 : 010

Flash clock

#011 : 011

LPO clock (1 kHz)

#100 : 100

MCGIRCLK

#110 : 110

OSCERCLK0

#111 : 111

IRC 48 MHz clock

End of enumeration elements list.

TRACECLKSEL : Debug trace clock select
bits : 12 - 12 (1 bit)
access : read-write

Enumeration:

#0 : 0

MCGOUTCLK

#1 : 1

Core/system clock

End of enumeration elements list.

PLLFLLSEL : PLL/FLL clock select
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

#00 : 00

MCGFLLCLK clock

#01 : 01

MCGPLLCLK clock

#11 : 11

IRC48 MHz clock

End of enumeration elements list.

LPUARTSRC : LPUART clock source select
bits : 26 - 27 (2 bit)
access : read-write

Enumeration:

#00 : 00

Clock disabled

#01 : 01

MCGFLLCLK , or MCGPLLCLK , or IRC48M clock as selected by SOPT2[PLLFLLSEL].

#10 : 10

OSCERCLK clock

#11 : 11

MCGIRCLK clock

End of enumeration elements list.


SOPT4

System Options Register 4
address_offset : 0x100C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SOPT4 SOPT4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 FTM0FLT0 FTM0FLT1 FTM1FLT0 FTM2FLT0 FTM1CH0SRC FTM2CH0SRC FTM2CH1SRC FTM0CLKSEL FTM1CLKSEL FTM2CLKSEL FTM0TRG0SRC FTM0TRG1SRC

FTM0FLT0 : FTM0 Fault 0 Select
bits : 0 - 0 (1 bit)
access : read-write

Enumeration:

#0 : 0

FTM0_FLT0 pin

#1 : 1

CMP0 out

End of enumeration elements list.

FTM0FLT1 : FTM0 Fault 1 Select
bits : 1 - 1 (1 bit)
access : read-write

Enumeration:

#0 : 0

FTM0_FLT1 pin

#1 : 1

CMP1 out

End of enumeration elements list.

FTM1FLT0 : FTM1 Fault 0 Select
bits : 4 - 4 (1 bit)
access : read-write

Enumeration:

#0 : 0

FTM1_FLT0 pin

#1 : 1

CMP0 out

End of enumeration elements list.

FTM2FLT0 : FTM2 Fault 0 Select
bits : 8 - 8 (1 bit)
access : read-write

Enumeration:

#0 : 0

FTM2_FLT0 pin

#1 : 1

CMP0 out

End of enumeration elements list.

FTM1CH0SRC : FTM1 channel 0 input capture source select
bits : 18 - 19 (2 bit)
access : read-write

Enumeration:

#00 : 00

FTM1_CH0 signal

#01 : 01

CMP0 output

#10 : 10

CMP1 output

End of enumeration elements list.

FTM2CH0SRC : FTM2 channel 0 input capture source select
bits : 20 - 21 (2 bit)
access : read-write

Enumeration:

#00 : 00

FTM2_CH0 signal

#01 : 01

CMP0 output

#10 : 10

CMP1 output

End of enumeration elements list.

FTM2CH1SRC : FTM2 channel 1 input capture source select
bits : 22 - 22 (1 bit)
access : read-write

Enumeration:

#0 : 0

FTM2_CH1 signal

#1 : 1

Exclusive OR of FTM2_CH1, FTM2_CH0 and FTM1_CH1.

End of enumeration elements list.

FTM0CLKSEL : FlexTimer 0 External Clock Pin Select
bits : 24 - 24 (1 bit)
access : read-write

Enumeration:

#0 : 0

FTM_CLK0 pin

#1 : 1

FTM_CLK1 pin

End of enumeration elements list.

FTM1CLKSEL : FTM1 External Clock Pin Select
bits : 25 - 25 (1 bit)
access : read-write

Enumeration:

#0 : 0

FTM_CLK0 pin

#1 : 1

FTM_CLK1 pin

End of enumeration elements list.

FTM2CLKSEL : FlexTimer 2 External Clock Pin Select
bits : 26 - 26 (1 bit)
access : read-write

Enumeration:

#0 : 0

FTM2 external clock driven by FTM_CLK0 pin.

#1 : 1

FTM2 external clock driven by FTM_CLK1 pin.

End of enumeration elements list.

FTM0TRG0SRC : FlexTimer 0 Hardware Trigger 0 Source Select
bits : 28 - 28 (1 bit)
access : read-write

Enumeration:

#0 : 0

HSCMP0 output drives FTM0 hardware trigger 0

#1 : 1

FTM1 channel match drives FTM0 hardware trigger 0

End of enumeration elements list.

FTM0TRG1SRC : FlexTimer 0 Hardware Trigger 1 Source Select
bits : 29 - 29 (1 bit)
access : read-write

Enumeration:

#0 : 0

PDB output trigger 1 drives FTM0 hardware trigger 1

#1 : 1

FTM2 channel match drives FTM0 hardware trigger 1

End of enumeration elements list.


SOPT5

System Options Register 5
address_offset : 0x1010 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SOPT5 SOPT5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 UART0TXSRC UART0RXSRC UART1TXSRC UART1RXSRC LPUART0RXSRC

UART0TXSRC : UART 0 transmit data source select
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

#00 : 00

UART0_TX pin

#01 : 01

UART0_TX pin modulated with FTM1 channel 0 output

#10 : 10

UART0_TX pin modulated with FTM2 channel 0 output

End of enumeration elements list.

UART0RXSRC : UART 0 receive data source select
bits : 2 - 3 (2 bit)
access : read-write

Enumeration:

#00 : 00

UART0_RX pin

#01 : 01

CMP0

#10 : 10

CMP1

End of enumeration elements list.

UART1TXSRC : UART 1 transmit data source select
bits : 4 - 5 (2 bit)
access : read-write

Enumeration:

#00 : 00

UART1_TX pin

#01 : 01

UART1_TX pin modulated with FTM1 channel 0 output

#10 : 10

UART1_TX pin modulated with FTM2 channel 0 output

End of enumeration elements list.

UART1RXSRC : UART 1 receive data source select
bits : 6 - 7 (2 bit)
access : read-write

Enumeration:

#00 : 00

UART1_RX pin

#01 : 01

CMP0

#10 : 10

CMP1

End of enumeration elements list.

LPUART0RXSRC : LPUART0 receive data source select
bits : 18 - 19 (2 bit)
access : read-write

Enumeration:

#00 : 00

LPUART0_RX pin

#01 : 01

CMP0 output

#10 : 10

CMP1 output

End of enumeration elements list.


SOPT7

System Options Register 7
address_offset : 0x1018 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SOPT7 SOPT7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ADC0TRGSEL ADC0PRETRGSEL ADC0ALTTRGEN ADC1TRGSEL ADC1PRETRGSEL ADC1ALTTRGEN

ADC0TRGSEL : ADC0 trigger select
bits : 0 - 3 (4 bit)
access : read-write

Enumeration:

#0000 : 0000

PDB external trigger pin input (PDB0_EXTRG)

#0001 : 0001

High speed comparator 0 output

#0010 : 0010

High speed comparator 1 output

#0100 : 0100

PIT trigger 0

#0101 : 0101

PIT trigger 1

#0110 : 0110

PIT trigger 2

#0111 : 0111

PIT trigger 3

#1000 : 1000

FTM0 trigger

#1001 : 1001

FTM1 trigger

#1010 : 1010

FTM2 trigger

#1110 : 1110

Low-power timer (LPTMR) trigger

End of enumeration elements list.

ADC0PRETRGSEL : ADC0 pretrigger select
bits : 4 - 4 (1 bit)
access : read-write

Enumeration:

#0 : 0

Pre-trigger A

#1 : 1

Pre-trigger B

End of enumeration elements list.

ADC0ALTTRGEN : ADC0 alternate trigger enable
bits : 7 - 7 (1 bit)
access : read-write

Enumeration:

#0 : 0

PDB trigger selected for ADC0.

#1 : 1

Alternate trigger selected for ADC0.

End of enumeration elements list.

ADC1TRGSEL : ADC1 trigger select
bits : 8 - 11 (4 bit)
access : read-write

Enumeration:

#0000 : 0000

PDB external trigger pin input (PDB0_EXTRG)

#0001 : 0001

High speed comparator 0 output

#0010 : 0010

High speed comparator 1 output

#0100 : 0100

PIT trigger 0

#0101 : 0101

PIT trigger 1

#0110 : 0110

PIT trigger 2

#0111 : 0111

PIT trigger 3

#1000 : 1000

FTM0 trigger

#1001 : 1001

FTM1 trigger

#1010 : 1010

FTM2 trigger

#1110 : 1110

Low-power timer (LPTMR) trigger

End of enumeration elements list.

ADC1PRETRGSEL : ADC1 pre-trigger select
bits : 12 - 12 (1 bit)
access : read-write

Enumeration:

#0 : 0

Pre-trigger A selected for ADC1.

#1 : 1

Pre-trigger B selected for ADC1.

End of enumeration elements list.

ADC1ALTTRGEN : ADC1 alternate trigger enable
bits : 15 - 15 (1 bit)
access : read-write

Enumeration:

#0 : 0

PDB trigger selected for ADC1

#1 : 1

Alternate trigger selected for ADC1 as defined by ADC1TRGSEL.

End of enumeration elements list.


SOPT8

System Options Register 8
address_offset : 0x101C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SOPT8 SOPT8 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 FTM0SYNCBIT FTM1SYNCBIT FTM2SYNCBIT FTM0OCH0SRC FTM0OCH1SRC FTM0OCH2SRC FTM0OCH3SRC FTM0OCH4SRC FTM0OCH5SRC FTM0OCH6SRC FTM0OCH7SRC

FTM0SYNCBIT : FTM0 Hardware Trigger 0 Software Synchronization
bits : 0 - 0 (1 bit)
access : read-write

Enumeration:

#0 : 0

No effect

#1 : 1

Write 1 to assert the TRIG0 input to FTM0, software must clear this bit to allow other trigger sources to assert.

End of enumeration elements list.

FTM1SYNCBIT : FTM1 Hardware Trigger 0 Software Synchronization
bits : 1 - 1 (1 bit)
access : read-write

Enumeration:

#0 : 0

No effect.

#1 : 1

Write 1 to assert the TRIG0 input to FTM1, software must clear this bit to allow other trigger sources to assert.

End of enumeration elements list.

FTM2SYNCBIT : FTM2 Hardware Trigger 0 Software Synchronization
bits : 2 - 2 (1 bit)
access : read-write

Enumeration:

#0 : 0

No effect.

#1 : 1

Write 1 to assert the TRIG0 input to FTM2, software must clear this bit to allow other trigger sources to assert.

End of enumeration elements list.

FTM0OCH0SRC : FTM0 channel 0 output source
bits : 16 - 16 (1 bit)
access : read-write

Enumeration:

#0 : 0

FTM0_CH0 pin is output of FTM0 channel 0 output

#1 : 1

FTM0_CH0 pin is output of FTM0 channel 0 output, modulated by FTM1 channel 1 output

End of enumeration elements list.

FTM0OCH1SRC : FTM0 channel 1 output source
bits : 17 - 17 (1 bit)
access : read-write

Enumeration:

#0 : 0

FTM0_CH1 pin is output of FTM0 channel 1 output

#1 : 1

FTM0_CH1 pin is output of FTM0 channel 1 output, modulated by FTM1 channel 1 output

End of enumeration elements list.

FTM0OCH2SRC : FTM0 channel 2 output source
bits : 18 - 18 (1 bit)
access : read-write

Enumeration:

#0 : 0

FTM0_CH2 pin is output of FTM0 channel 2 output

#1 : 1

FTM0_CH2 pin is output of FTM0 channel 2 output, modulated by FTM1 channel 1 output

End of enumeration elements list.

FTM0OCH3SRC : FTM0 channel 3 output source
bits : 19 - 19 (1 bit)
access : read-write

Enumeration:

#0 : 0

FTM0_CH3 pin is output of FTM0 channel 3 output

#1 : 1

FTM0_CH3 pin is output of FTM0 channel 3 output, modulated by FTM1 channel 1 output

End of enumeration elements list.

FTM0OCH4SRC : FTM0 channel 4 output source
bits : 20 - 20 (1 bit)
access : read-write

Enumeration:

#0 : 0

FTM0_CH4 pin is output of FTM0 channel 4 output

#1 : 1

FTM0_CH4 pin is output of FTM0 channel 4 output, modulated by FTM1 channel 1 output

End of enumeration elements list.

FTM0OCH5SRC : FTM0 channel 5 output source
bits : 21 - 21 (1 bit)
access : read-write

Enumeration:

#0 : 0

FTM0_CH5 pin is output of FTM0 channel 5 output

#1 : 1

FTM0_CH5 pin is output of FTM0 channel 5 output, modulated by FTM1 channel 1 output

End of enumeration elements list.

FTM0OCH6SRC : FTM0 channel 6 output source
bits : 22 - 22 (1 bit)
access : read-write

Enumeration:

#0 : 0

FTM0_CH6 pin is output of FTM0 channel 6 output

#1 : 1

FTM0_CH6 pin is output of FTM0 channel 6 output, modulated by FTM1 channel 1 output

End of enumeration elements list.

FTM0OCH7SRC : FTM0 channel 7 output source
bits : 23 - 23 (1 bit)
access : read-write

Enumeration:

#0 : 0

FTM0_CH7 pin is output of FTM0 channel 7 output

#1 : 1

FTM0_CH7 pin is output of FTM0 channel 7 output, modulated by FTM1 channel 1 output

End of enumeration elements list.


SDID

System Device Identification Register
address_offset : 0x1024 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

SDID SDID read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 PINID DIEID REVID SERIESID SUBFAMID FAMILYID

PINID : Pincount identification
bits : 0 - 3 (4 bit)
access : read-only

Enumeration:

#0010 : 0010

32-pin

#0100 : 0100

48-pin

#0101 : 0101

64-pin

#0110 : 0110

80-pin

#0111 : 0111

81-pin or 121-pin

#1000 : 1000

100-pin

#1001 : 1001

121-pin

#1010 : 1010

144-pin

#1011 : 1011

Custom pinout (WLCSP)

#1100 : 1100

169-pin

#1110 : 1110

256-pin

End of enumeration elements list.

DIEID : Device die number
bits : 7 - 11 (5 bit)
access : read-only

REVID : Device revision number
bits : 12 - 15 (4 bit)
access : read-only

SERIESID : Kinetis Series ID
bits : 20 - 23 (4 bit)
access : read-only

Enumeration:

#0000 : 0000

Kinetis K series

#0001 : 0001

Kinetis L series

#0101 : 0101

Kinetis W series

#0110 : 0110

Kinetis V series

End of enumeration elements list.

SUBFAMID : Kinetis Sub-Family ID
bits : 24 - 27 (4 bit)
access : read-only

Enumeration:

#0000 : 0000

KVx0 Subfamily

#0001 : 0001

KVx1 Subfamily

#0010 : 0010

KVx2 Subfamily

#0011 : 0011

KVx3 Subfamily

#0100 : 0100

KVx4 Subfamily

#0101 : 0101

KVx5 Subfamily

#0110 : 0110

KVx6 Subfamily

End of enumeration elements list.

FAMILYID : Kinetis Family ID
bits : 28 - 31 (4 bit)
access : read-only

Enumeration:

#0001 : 0001

KV1x Family

#0010 : 0010

KV2x Family

#0011 : 0011

KV3x Family

#0100 : 0100

KV4x Family

#0110 : 0110

KV6x Family

#0111 : 0111

KV7x Family

End of enumeration elements list.


SCGC4

System Clock Gating Control Register 4
address_offset : 0x1034 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SCGC4 SCGC4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 EWM I2C0 I2C1 UART0 UART1 UART2 CMP VREF

EWM : EWM Clock Gate Control
bits : 1 - 1 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.

I2C0 : I2C0 Clock Gate Control
bits : 6 - 6 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.

I2C1 : I2C1 Clock Gate Control
bits : 7 - 7 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.

UART0 : UART0 Clock Gate Control
bits : 10 - 10 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.

UART1 : UART1 Clock Gate Control
bits : 11 - 11 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.

UART2 : UART2 Clock Gate Control
bits : 12 - 12 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.

CMP : Comparator Clock Gate Control
bits : 19 - 19 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.

VREF : VREF Clock Gate Control
bits : 20 - 20 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.


SCGC5

System Clock Gating Control Register 5
address_offset : 0x1038 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SCGC5 SCGC5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 LPTMR PORTA PORTB PORTC PORTD PORTE

LPTMR : Low Power Timer Access Control
bits : 0 - 0 (1 bit)
access : read-write

Enumeration:

#0 : 0

Access disabled

#1 : 1

Access enabled

End of enumeration elements list.

PORTA : Port A Clock Gate Control
bits : 9 - 9 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.

PORTB : Port B Clock Gate Control
bits : 10 - 10 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.

PORTC : Port C Clock Gate Control
bits : 11 - 11 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.

PORTD : Port D Clock Gate Control
bits : 12 - 12 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.

PORTE : Port E Clock Gate Control
bits : 13 - 13 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.


SCGC6

System Clock Gating Control Register 6
address_offset : 0x103C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SCGC6 SCGC6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 FTF DMAMUX ADC1 RNGA LPUART0 SPI0 SPI1 CRC PDB PIT FTM0 FTM1 FTM2 ADC0 DAC0

FTF : Flash Memory Clock Gate Control
bits : 0 - 0 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.

DMAMUX : DMA Mux Clock Gate Control
bits : 1 - 1 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.

ADC1 : ADC1 Clock Gate Control
bits : 7 - 7 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.

RNGA : RNGA Clock Gate Control
bits : 9 - 9 (1 bit)
access : read-write

LPUART0 : LPUART0 Clock Gate Control
bits : 10 - 10 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.

SPI0 : SPI0 Clock Gate Control
bits : 12 - 12 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.

SPI1 : SPI1 Clock Gate Control
bits : 13 - 13 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.

CRC : CRC Clock Gate Control
bits : 18 - 18 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.

PDB : PDB Clock Gate Control
bits : 22 - 22 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.

PIT : PIT Clock Gate Control
bits : 23 - 23 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.

FTM0 : FTM0 Clock Gate Control
bits : 24 - 24 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.

FTM1 : FTM1 Clock Gate Control
bits : 25 - 25 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.

FTM2 : FTM2 Clock Gate Control
bits : 26 - 26 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.

ADC0 : ADC0 Clock Gate Control
bits : 27 - 27 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.

DAC0 : DAC0 Clock Gate Control
bits : 31 - 31 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.


SCGC7

System Clock Gating Control Register 7
address_offset : 0x1040 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SCGC7 SCGC7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DMA

DMA : DMA Clock Gate Control
bits : 1 - 1 (1 bit)
access : read-write

Enumeration:

#0 : 0

Clock disabled

#1 : 1

Clock enabled

End of enumeration elements list.


CLKDIV1

System Clock Divider Register 1
address_offset : 0x1044 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CLKDIV1 CLKDIV1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 OUTDIV4 OUTDIV2 OUTDIV1

OUTDIV4 : Clock 4 output divider value
bits : 16 - 19 (4 bit)
access : read-write

Enumeration:

#0000 : 0000

Divide-by-1.

#0001 : 0001

Divide-by-2.

#0010 : 0010

Divide-by-3.

#0011 : 0011

Divide-by-4.

#0100 : 0100

Divide-by-5.

#0101 : 0101

Divide-by-6.

#0110 : 0110

Divide-by-7.

#0111 : 0111

Divide-by-8.

#1000 : 1000

Divide-by-9.

#1001 : 1001

Divide-by-10.

#1010 : 1010

Divide-by-11.

#1011 : 1011

Divide-by-12.

#1100 : 1100

Divide-by-13.

#1101 : 1101

Divide-by-14.

#1110 : 1110

Divide-by-15.

#1111 : 1111

Divide-by-16.

End of enumeration elements list.

OUTDIV2 : Clock 2 output divider value
bits : 24 - 27 (4 bit)
access : read-write

Enumeration:

#0000 : 0000

Divide-by-1.

#0001 : 0001

Divide-by-2.

#0010 : 0010

Divide-by-3.

#0011 : 0011

Divide-by-4.

#0100 : 0100

Divide-by-5.

#0101 : 0101

Divide-by-6.

#0110 : 0110

Divide-by-7.

#0111 : 0111

Divide-by-8.

#1000 : 1000

Divide-by-9.

#1001 : 1001

Divide-by-10.

#1010 : 1010

Divide-by-11.

#1011 : 1011

Divide-by-12.

#1100 : 1100

Divide-by-13.

#1101 : 1101

Divide-by-14.

#1110 : 1110

Divide-by-15.

#1111 : 1111

Divide-by-16.

End of enumeration elements list.

OUTDIV1 : Clock 1 output divider value
bits : 28 - 31 (4 bit)
access : read-write

Enumeration:

#0000 : 0000

Divide-by-1.

#0001 : 0001

Divide-by-2.

#0010 : 0010

Divide-by-3.

#0011 : 0011

Divide-by-4.

#0100 : 0100

Divide-by-5.

#0101 : 0101

Divide-by-6.

#0110 : 0110

Divide-by-7.

#0111 : 0111

Divide-by-8.

#1000 : 1000

Divide-by-9.

#1001 : 1001

Divide-by-10.

#1010 : 1010

Divide-by-11.

#1011 : 1011

Divide-by-12.

#1100 : 1100

Divide-by-13.

#1101 : 1101

Divide-by-14.

#1110 : 1110

Divide-by-15.

#1111 : 1111

Divide-by-16.

End of enumeration elements list.


FCFG1

Flash Configuration Register 1
address_offset : 0x104C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

FCFG1 FCFG1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 FLASHDIS FLASHDOZE PFSIZE

FLASHDIS : Flash Disable
bits : 0 - 0 (1 bit)
access : read-write

Enumeration:

#0 : 0

Flash is enabled

#1 : 1

Flash is disabled

End of enumeration elements list.

FLASHDOZE : Flash Doze
bits : 1 - 1 (1 bit)
access : read-write

Enumeration:

#0 : 0

Flash remains enabled during Wait mode

#1 : 1

Flash is disabled for the duration of Wait mode

End of enumeration elements list.

PFSIZE : Program flash size
bits : 24 - 27 (4 bit)
access : read-only

Enumeration:

#0011 : 0011

32 KB of program flash memory

#0101 : 0101

64 KB of program flash memory

#0111 : 0111

128 KB of program flash memory

#1001 : 1001

256 KB of program flash memory

#1011 : 1011

512 KB of program flash memory

#1101 : 1101

1024 KB of program flash memory

#1111 : 1111

256 KB of program flash memory

End of enumeration elements list.


FCFG2

Flash Configuration Register 2
address_offset : 0x1050 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

FCFG2 FCFG2 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 MAXADDR1 MAXADDR0

MAXADDR1 : Max address block 1
bits : 16 - 22 (7 bit)
access : read-only

MAXADDR0 : Max address block 0
bits : 24 - 30 (7 bit)
access : read-only


UIDH

Unique Identification Register High
address_offset : 0x1054 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

UIDH UIDH read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 UID

UID : Unique Identification
bits : 0 - 31 (32 bit)
access : read-only


UIDMH

Unique Identification Register Mid-High
address_offset : 0x1058 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

UIDMH UIDMH read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 UID

UID : Unique Identification
bits : 0 - 31 (32 bit)
access : read-only


UIDML

Unique Identification Register Mid Low
address_offset : 0x105C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

UIDML UIDML read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 UID

UID : Unique Identification
bits : 0 - 31 (32 bit)
access : read-only


UIDL

Unique Identification Register Low
address_offset : 0x1060 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

UIDL UIDL read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 UID

UID : Unique Identification
bits : 0 - 31 (32 bit)
access : read-only


SOPT1CFG

SOPT1 Configuration Register
address_offset : 0x4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

SOPT1CFG SOPT1CFG read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0


Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !

This website is sponsored by EmbeetleEmbeetle, an IDE designed from scratch for embedded software developers.