\n

EVSYS

Peripheral Memory Blocks

address_offset : 0x0 Bytes (0x0)
size : 0x400 byte (0x0)
mem_usage : registers
protection : not protected

address_offset : 0x0 Bytes (0x0)
size : 0x19C byte (0x0)
mem_usage : registers
protection :

Registers

CTRLA

INTENCLR

USER0

USER23

USER24

CHANNEL5

USER25

USER26

INTENSET

USER27

CHANNEL6

USER28

USER29

USER30

INTFLAG

USER1

USER31

CHANNEL7

USER32

USER33

USER34

SWEVT

USER35

CHANNEL8

USER36

USER37

USER38

USER39

USER2

CHANNEL9

USER40

USER41

USER42

USER43

CHANNEL10

USER44

USER45

USER46

USER3

CHANNEL11

USER4

USER5

CHANNEL0

USER6

USER7

USER8

USER9

CHANNEL1

USER10

USER11

USER12

CHANNEL2

USER13

USER14

USER15

USER16

CHANNEL3

USER17

CHSTATUS

USER18

USER19

USER20

CHANNEL4

USER21

USER22


CTRLA

Control
address_offset : 0x0 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CTRLA CTRLA read-write 0 1 2 3 4 5 6 7 Resets to 0 0 0 0 0 0 0 0 SWRST

SWRST : Software Reset
bits : 0 - 0 (1 bit)
access : write-only


INTENCLR

Interrupt Enable Clear
address_offset : 0x10 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

INTENCLR INTENCLR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 OVR0 OVR1 OVR2 OVR3 OVR4 OVR5 OVR6 OVR7 OVR8 OVR9 OVR10 OVR11 EVD0 EVD1 EVD2 EVD3 EVD4 EVD5 EVD6 EVD7 EVD8 EVD9 EVD10 EVD11

OVR0 : Channel 0 Overrun Interrupt Enable
bits : 0 - 0 (1 bit)

OVR1 : Channel 1 Overrun Interrupt Enable
bits : 1 - 1 (1 bit)

OVR2 : Channel 2 Overrun Interrupt Enable
bits : 2 - 2 (1 bit)

OVR3 : Channel 3 Overrun Interrupt Enable
bits : 3 - 3 (1 bit)

OVR4 : Channel 4 Overrun Interrupt Enable
bits : 4 - 4 (1 bit)

OVR5 : Channel 5 Overrun Interrupt Enable
bits : 5 - 5 (1 bit)

OVR6 : Channel 6 Overrun Interrupt Enable
bits : 6 - 6 (1 bit)

OVR7 : Channel 7 Overrun Interrupt Enable
bits : 7 - 7 (1 bit)

OVR8 : Channel 8 Overrun Interrupt Enable
bits : 8 - 8 (1 bit)

OVR9 : Channel 9 Overrun Interrupt Enable
bits : 9 - 9 (1 bit)

OVR10 : Channel 10 Overrun Interrupt Enable
bits : 10 - 10 (1 bit)

OVR11 : Channel 11 Overrun Interrupt Enable
bits : 11 - 11 (1 bit)

EVD0 : Channel 0 Event Detection Interrupt Enable
bits : 16 - 16 (1 bit)

EVD1 : Channel 1 Event Detection Interrupt Enable
bits : 17 - 17 (1 bit)

EVD2 : Channel 2 Event Detection Interrupt Enable
bits : 18 - 18 (1 bit)

EVD3 : Channel 3 Event Detection Interrupt Enable
bits : 19 - 19 (1 bit)

EVD4 : Channel 4 Event Detection Interrupt Enable
bits : 20 - 20 (1 bit)

EVD5 : Channel 5 Event Detection Interrupt Enable
bits : 21 - 21 (1 bit)

EVD6 : Channel 6 Event Detection Interrupt Enable
bits : 22 - 22 (1 bit)

EVD7 : Channel 7 Event Detection Interrupt Enable
bits : 23 - 23 (1 bit)

EVD8 : Channel 8 Event Detection Interrupt Enable
bits : 24 - 24 (1 bit)

EVD9 : Channel 9 Event Detection Interrupt Enable
bits : 25 - 25 (1 bit)

EVD10 : Channel 10 Event Detection Interrupt Enable
bits : 26 - 26 (1 bit)

EVD11 : Channel 11 Event Detection Interrupt Enable
bits : 27 - 27 (1 bit)


USER0

User Multiplexer n
address_offset : 0x100 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER0 USER0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER23

User Multiplexer n
address_offset : 0x10D0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER23 USER23 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER24

User Multiplexer n
address_offset : 0x11B0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER24 USER24 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


CHANNEL5

Channel n
address_offset : 0x11C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHANNEL5 CHANNEL5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 EVGEN PATH EDGSEL RUNSTDBY ONDEMAND

EVGEN : Event Generator Selection
bits : 0 - 6 (7 bit)

PATH : Path Selection
bits : 8 - 9 (2 bit)

Enumeration: PATHSelect

0x0 : SYNCHRONOUS

Synchronous path

0x1 : RESYNCHRONIZED

Resynchronized path

0x2 : ASYNCHRONOUS

Asynchronous path

End of enumeration elements list.

EDGSEL : Edge Detection Selection
bits : 10 - 11 (2 bit)

Enumeration: EDGSELSelect

0x0 : NO_EVT_OUTPUT

No event output when using the resynchronized or synchronous path

0x1 : RISING_EDGE

Event detection only on the rising edge of the signal from the event generator when using the resynchronized or synchronous path

0x2 : FALLING_EDGE

Event detection only on the falling edge of the signal from the event generator when using the resynchronized or synchronous path

0x3 : BOTH_EDGES

Event detection on rising and falling edges of the signal from the event generator when using the resynchronized or synchronous path

End of enumeration elements list.

RUNSTDBY : Run in standby
bits : 14 - 14 (1 bit)

ONDEMAND : Generic Clock On Demand
bits : 15 - 15 (1 bit)


USER25

User Multiplexer n
address_offset : 0x1294 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER25 USER25 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER26

User Multiplexer n
address_offset : 0x137C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER26 USER26 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


INTENSET

Interrupt Enable Set
address_offset : 0x14 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

INTENSET INTENSET read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 OVR0 OVR1 OVR2 OVR3 OVR4 OVR5 OVR6 OVR7 OVR8 OVR9 OVR10 OVR11 EVD0 EVD1 EVD2 EVD3 EVD4 EVD5 EVD6 EVD7 EVD8 EVD9 EVD10 EVD11

OVR0 : Channel 0 Overrun Interrupt Enable
bits : 0 - 0 (1 bit)

OVR1 : Channel 1 Overrun Interrupt Enable
bits : 1 - 1 (1 bit)

OVR2 : Channel 2 Overrun Interrupt Enable
bits : 2 - 2 (1 bit)

OVR3 : Channel 3 Overrun Interrupt Enable
bits : 3 - 3 (1 bit)

OVR4 : Channel 4 Overrun Interrupt Enable
bits : 4 - 4 (1 bit)

OVR5 : Channel 5 Overrun Interrupt Enable
bits : 5 - 5 (1 bit)

OVR6 : Channel 6 Overrun Interrupt Enable
bits : 6 - 6 (1 bit)

OVR7 : Channel 7 Overrun Interrupt Enable
bits : 7 - 7 (1 bit)

OVR8 : Channel 8 Overrun Interrupt Enable
bits : 8 - 8 (1 bit)

OVR9 : Channel 9 Overrun Interrupt Enable
bits : 9 - 9 (1 bit)

OVR10 : Channel 10 Overrun Interrupt Enable
bits : 10 - 10 (1 bit)

OVR11 : Channel 11 Overrun Interrupt Enable
bits : 11 - 11 (1 bit)

EVD0 : Channel 0 Event Detection Interrupt Enable
bits : 16 - 16 (1 bit)

EVD1 : Channel 1 Event Detection Interrupt Enable
bits : 17 - 17 (1 bit)

EVD2 : Channel 2 Event Detection Interrupt Enable
bits : 18 - 18 (1 bit)

EVD3 : Channel 3 Event Detection Interrupt Enable
bits : 19 - 19 (1 bit)

EVD4 : Channel 4 Event Detection Interrupt Enable
bits : 20 - 20 (1 bit)

EVD5 : Channel 5 Event Detection Interrupt Enable
bits : 21 - 21 (1 bit)

EVD6 : Channel 6 Event Detection Interrupt Enable
bits : 22 - 22 (1 bit)

EVD7 : Channel 7 Event Detection Interrupt Enable
bits : 23 - 23 (1 bit)

EVD8 : Channel 8 Event Detection Interrupt Enable
bits : 24 - 24 (1 bit)

EVD9 : Channel 9 Event Detection Interrupt Enable
bits : 25 - 25 (1 bit)

EVD10 : Channel 10 Event Detection Interrupt Enable
bits : 26 - 26 (1 bit)

EVD11 : Channel 11 Event Detection Interrupt Enable
bits : 27 - 27 (1 bit)


USER27

User Multiplexer n
address_offset : 0x1468 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER27 USER27 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


CHANNEL6

Channel n
address_offset : 0x154 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHANNEL6 CHANNEL6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 EVGEN PATH EDGSEL RUNSTDBY ONDEMAND

EVGEN : Event Generator Selection
bits : 0 - 6 (7 bit)

PATH : Path Selection
bits : 8 - 9 (2 bit)

Enumeration: PATHSelect

0x0 : SYNCHRONOUS

Synchronous path

0x1 : RESYNCHRONIZED

Resynchronized path

0x2 : ASYNCHRONOUS

Asynchronous path

End of enumeration elements list.

EDGSEL : Edge Detection Selection
bits : 10 - 11 (2 bit)

Enumeration: EDGSELSelect

0x0 : NO_EVT_OUTPUT

No event output when using the resynchronized or synchronous path

0x1 : RISING_EDGE

Event detection only on the rising edge of the signal from the event generator when using the resynchronized or synchronous path

0x2 : FALLING_EDGE

Event detection only on the falling edge of the signal from the event generator when using the resynchronized or synchronous path

0x3 : BOTH_EDGES

Event detection on rising and falling edges of the signal from the event generator when using the resynchronized or synchronous path

End of enumeration elements list.

RUNSTDBY : Run in standby
bits : 14 - 14 (1 bit)

ONDEMAND : Generic Clock On Demand
bits : 15 - 15 (1 bit)


USER28

User Multiplexer n
address_offset : 0x1558 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER28 USER28 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER29

User Multiplexer n
address_offset : 0x164C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER29 USER29 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER30

User Multiplexer n
address_offset : 0x1744 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER30 USER30 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


INTFLAG

Interrupt Flag Status and Clear
address_offset : 0x18 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

INTFLAG INTFLAG read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 OVR0 OVR1 OVR2 OVR3 OVR4 OVR5 OVR6 OVR7 OVR8 OVR9 OVR10 OVR11 EVD0 EVD1 EVD2 EVD3 EVD4 EVD5 EVD6 EVD7 EVD8 EVD9 EVD10 EVD11

OVR0 : Channel 0 Overrun
bits : 0 - 0 (1 bit)

OVR1 : Channel 1 Overrun
bits : 1 - 1 (1 bit)

OVR2 : Channel 2 Overrun
bits : 2 - 2 (1 bit)

OVR3 : Channel 3 Overrun
bits : 3 - 3 (1 bit)

OVR4 : Channel 4 Overrun
bits : 4 - 4 (1 bit)

OVR5 : Channel 5 Overrun
bits : 5 - 5 (1 bit)

OVR6 : Channel 6 Overrun
bits : 6 - 6 (1 bit)

OVR7 : Channel 7 Overrun
bits : 7 - 7 (1 bit)

OVR8 : Channel 8 Overrun
bits : 8 - 8 (1 bit)

OVR9 : Channel 9 Overrun
bits : 9 - 9 (1 bit)

OVR10 : Channel 10 Overrun
bits : 10 - 10 (1 bit)

OVR11 : Channel 11 Overrun
bits : 11 - 11 (1 bit)

EVD0 : Channel 0 Event Detection
bits : 16 - 16 (1 bit)

EVD1 : Channel 1 Event Detection
bits : 17 - 17 (1 bit)

EVD2 : Channel 2 Event Detection
bits : 18 - 18 (1 bit)

EVD3 : Channel 3 Event Detection
bits : 19 - 19 (1 bit)

EVD4 : Channel 4 Event Detection
bits : 20 - 20 (1 bit)

EVD5 : Channel 5 Event Detection
bits : 21 - 21 (1 bit)

EVD6 : Channel 6 Event Detection
bits : 22 - 22 (1 bit)

EVD7 : Channel 7 Event Detection
bits : 23 - 23 (1 bit)

EVD8 : Channel 8 Event Detection
bits : 24 - 24 (1 bit)

EVD9 : Channel 9 Event Detection
bits : 25 - 25 (1 bit)

EVD10 : Channel 10 Event Detection
bits : 26 - 26 (1 bit)

EVD11 : Channel 11 Event Detection
bits : 27 - 27 (1 bit)


USER1

User Multiplexer n
address_offset : 0x184 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER1 USER1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER31

User Multiplexer n
address_offset : 0x1840 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER31 USER31 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


CHANNEL7

Channel n
address_offset : 0x190 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHANNEL7 CHANNEL7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 EVGEN PATH EDGSEL RUNSTDBY ONDEMAND

EVGEN : Event Generator Selection
bits : 0 - 6 (7 bit)

PATH : Path Selection
bits : 8 - 9 (2 bit)

Enumeration: PATHSelect

0x0 : SYNCHRONOUS

Synchronous path

0x1 : RESYNCHRONIZED

Resynchronized path

0x2 : ASYNCHRONOUS

Asynchronous path

End of enumeration elements list.

EDGSEL : Edge Detection Selection
bits : 10 - 11 (2 bit)

Enumeration: EDGSELSelect

0x0 : NO_EVT_OUTPUT

No event output when using the resynchronized or synchronous path

0x1 : RISING_EDGE

Event detection only on the rising edge of the signal from the event generator when using the resynchronized or synchronous path

0x2 : FALLING_EDGE

Event detection only on the falling edge of the signal from the event generator when using the resynchronized or synchronous path

0x3 : BOTH_EDGES

Event detection on rising and falling edges of the signal from the event generator when using the resynchronized or synchronous path

End of enumeration elements list.

RUNSTDBY : Run in standby
bits : 14 - 14 (1 bit)

ONDEMAND : Generic Clock On Demand
bits : 15 - 15 (1 bit)


USER32

User Multiplexer n
address_offset : 0x1940 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER32 USER32 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER33

User Multiplexer n
address_offset : 0x1A44 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER33 USER33 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER34

User Multiplexer n
address_offset : 0x1B4C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER34 USER34 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


SWEVT

Software Event
address_offset : 0x1C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

SWEVT SWEVT write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL0 CHANNEL1 CHANNEL2 CHANNEL3 CHANNEL4 CHANNEL5 CHANNEL6 CHANNEL7 CHANNEL8 CHANNEL9 CHANNEL10 CHANNEL11

CHANNEL0 : Channel 0 Software Selection
bits : 0 - 0 (1 bit)

CHANNEL1 : Channel 1 Software Selection
bits : 1 - 1 (1 bit)

CHANNEL2 : Channel 2 Software Selection
bits : 2 - 2 (1 bit)

CHANNEL3 : Channel 3 Software Selection
bits : 3 - 3 (1 bit)

CHANNEL4 : Channel 4 Software Selection
bits : 4 - 4 (1 bit)

CHANNEL5 : Channel 5 Software Selection
bits : 5 - 5 (1 bit)

CHANNEL6 : Channel 6 Software Selection
bits : 6 - 6 (1 bit)

CHANNEL7 : Channel 7 Software Selection
bits : 7 - 7 (1 bit)

CHANNEL8 : Channel 8 Software Selection
bits : 8 - 8 (1 bit)

CHANNEL9 : Channel 9 Software Selection
bits : 9 - 9 (1 bit)

CHANNEL10 : Channel 10 Software Selection
bits : 10 - 10 (1 bit)

CHANNEL11 : Channel 11 Software Selection
bits : 11 - 11 (1 bit)


USER35

User Multiplexer n
address_offset : 0x1C58 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER35 USER35 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


CHANNEL8

Channel n
address_offset : 0x1D0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHANNEL8 CHANNEL8 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 EVGEN PATH EDGSEL RUNSTDBY ONDEMAND

EVGEN : Event Generator Selection
bits : 0 - 6 (7 bit)

PATH : Path Selection
bits : 8 - 9 (2 bit)

Enumeration: PATHSelect

0x0 : SYNCHRONOUS

Synchronous path

0x1 : RESYNCHRONIZED

Resynchronized path

0x2 : ASYNCHRONOUS

Asynchronous path

End of enumeration elements list.

EDGSEL : Edge Detection Selection
bits : 10 - 11 (2 bit)

Enumeration: EDGSELSelect

0x0 : NO_EVT_OUTPUT

No event output when using the resynchronized or synchronous path

0x1 : RISING_EDGE

Event detection only on the rising edge of the signal from the event generator when using the resynchronized or synchronous path

0x2 : FALLING_EDGE

Event detection only on the falling edge of the signal from the event generator when using the resynchronized or synchronous path

0x3 : BOTH_EDGES

Event detection on rising and falling edges of the signal from the event generator when using the resynchronized or synchronous path

End of enumeration elements list.

RUNSTDBY : Run in standby
bits : 14 - 14 (1 bit)

ONDEMAND : Generic Clock On Demand
bits : 15 - 15 (1 bit)


USER36

User Multiplexer n
address_offset : 0x1D68 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER36 USER36 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER37

User Multiplexer n
address_offset : 0x1E7C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER37 USER37 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER38

User Multiplexer n
address_offset : 0x1F94 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER38 USER38 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER39

User Multiplexer n
address_offset : 0x20B0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER39 USER39 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER2

User Multiplexer n
address_offset : 0x20C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER2 USER2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


CHANNEL9

Channel n
address_offset : 0x214 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHANNEL9 CHANNEL9 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 EVGEN PATH EDGSEL RUNSTDBY ONDEMAND

EVGEN : Event Generator Selection
bits : 0 - 6 (7 bit)

PATH : Path Selection
bits : 8 - 9 (2 bit)

Enumeration: PATHSelect

0x0 : SYNCHRONOUS

Synchronous path

0x1 : RESYNCHRONIZED

Resynchronized path

0x2 : ASYNCHRONOUS

Asynchronous path

End of enumeration elements list.

EDGSEL : Edge Detection Selection
bits : 10 - 11 (2 bit)

Enumeration: EDGSELSelect

0x0 : NO_EVT_OUTPUT

No event output when using the resynchronized or synchronous path

0x1 : RISING_EDGE

Event detection only on the rising edge of the signal from the event generator when using the resynchronized or synchronous path

0x2 : FALLING_EDGE

Event detection only on the falling edge of the signal from the event generator when using the resynchronized or synchronous path

0x3 : BOTH_EDGES

Event detection on rising and falling edges of the signal from the event generator when using the resynchronized or synchronous path

End of enumeration elements list.

RUNSTDBY : Run in standby
bits : 14 - 14 (1 bit)

ONDEMAND : Generic Clock On Demand
bits : 15 - 15 (1 bit)


USER40

User Multiplexer n
address_offset : 0x21D0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER40 USER40 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER41

User Multiplexer n
address_offset : 0x22F4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER41 USER41 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER42

User Multiplexer n
address_offset : 0x241C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER42 USER42 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER43

User Multiplexer n
address_offset : 0x2548 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER43 USER43 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


CHANNEL10

Channel n
address_offset : 0x25C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHANNEL10 CHANNEL10 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 EVGEN PATH EDGSEL RUNSTDBY ONDEMAND

EVGEN : Event Generator Selection
bits : 0 - 6 (7 bit)

PATH : Path Selection
bits : 8 - 9 (2 bit)

Enumeration: PATHSelect

0x0 : SYNCHRONOUS

Synchronous path

0x1 : RESYNCHRONIZED

Resynchronized path

0x2 : ASYNCHRONOUS

Asynchronous path

End of enumeration elements list.

EDGSEL : Edge Detection Selection
bits : 10 - 11 (2 bit)

Enumeration: EDGSELSelect

0x0 : NO_EVT_OUTPUT

No event output when using the resynchronized or synchronous path

0x1 : RISING_EDGE

Event detection only on the rising edge of the signal from the event generator when using the resynchronized or synchronous path

0x2 : FALLING_EDGE

Event detection only on the falling edge of the signal from the event generator when using the resynchronized or synchronous path

0x3 : BOTH_EDGES

Event detection on rising and falling edges of the signal from the event generator when using the resynchronized or synchronous path

End of enumeration elements list.

RUNSTDBY : Run in standby
bits : 14 - 14 (1 bit)

ONDEMAND : Generic Clock On Demand
bits : 15 - 15 (1 bit)


USER44

User Multiplexer n
address_offset : 0x2678 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER44 USER44 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER45

User Multiplexer n
address_offset : 0x27AC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER45 USER45 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER46

User Multiplexer n
address_offset : 0x28E4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER46 USER46 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER3

User Multiplexer n
address_offset : 0x298 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER3 USER3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


CHANNEL11

Channel n
address_offset : 0x2A8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHANNEL11 CHANNEL11 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 EVGEN PATH EDGSEL RUNSTDBY ONDEMAND

EVGEN : Event Generator Selection
bits : 0 - 6 (7 bit)

PATH : Path Selection
bits : 8 - 9 (2 bit)

Enumeration: PATHSelect

0x0 : SYNCHRONOUS

Synchronous path

0x1 : RESYNCHRONIZED

Resynchronized path

0x2 : ASYNCHRONOUS

Asynchronous path

End of enumeration elements list.

EDGSEL : Edge Detection Selection
bits : 10 - 11 (2 bit)

Enumeration: EDGSELSelect

0x0 : NO_EVT_OUTPUT

No event output when using the resynchronized or synchronous path

0x1 : RISING_EDGE

Event detection only on the rising edge of the signal from the event generator when using the resynchronized or synchronous path

0x2 : FALLING_EDGE

Event detection only on the falling edge of the signal from the event generator when using the resynchronized or synchronous path

0x3 : BOTH_EDGES

Event detection on rising and falling edges of the signal from the event generator when using the resynchronized or synchronous path

End of enumeration elements list.

RUNSTDBY : Run in standby
bits : 14 - 14 (1 bit)

ONDEMAND : Generic Clock On Demand
bits : 15 - 15 (1 bit)


USER4

User Multiplexer n
address_offset : 0x328 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER4 USER4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER5

User Multiplexer n
address_offset : 0x3BC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER5 USER5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


CHANNEL0

Channel n
address_offset : 0x40 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHANNEL0 CHANNEL0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 EVGEN PATH EDGSEL RUNSTDBY ONDEMAND

EVGEN : Event Generator Selection
bits : 0 - 6 (7 bit)

PATH : Path Selection
bits : 8 - 9 (2 bit)

Enumeration: PATHSelect

0x0 : SYNCHRONOUS

Synchronous path

0x1 : RESYNCHRONIZED

Resynchronized path

0x2 : ASYNCHRONOUS

Asynchronous path

End of enumeration elements list.

EDGSEL : Edge Detection Selection
bits : 10 - 11 (2 bit)

Enumeration: EDGSELSelect

0x0 : NO_EVT_OUTPUT

No event output when using the resynchronized or synchronous path

0x1 : RISING_EDGE

Event detection only on the rising edge of the signal from the event generator when using the resynchronized or synchronous path

0x2 : FALLING_EDGE

Event detection only on the falling edge of the signal from the event generator when using the resynchronized or synchronous path

0x3 : BOTH_EDGES

Event detection on rising and falling edges of the signal from the event generator when using the resynchronized or synchronous path

End of enumeration elements list.

RUNSTDBY : Run in standby
bits : 14 - 14 (1 bit)

ONDEMAND : Generic Clock On Demand
bits : 15 - 15 (1 bit)


USER6

User Multiplexer n
address_offset : 0x454 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER6 USER6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER7

User Multiplexer n
address_offset : 0x4F0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER7 USER7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER8

User Multiplexer n
address_offset : 0x590 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER8 USER8 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER9

User Multiplexer n
address_offset : 0x634 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER9 USER9 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


CHANNEL1

Channel n
address_offset : 0x64 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHANNEL1 CHANNEL1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 EVGEN PATH EDGSEL RUNSTDBY ONDEMAND

EVGEN : Event Generator Selection
bits : 0 - 6 (7 bit)

PATH : Path Selection
bits : 8 - 9 (2 bit)

Enumeration: PATHSelect

0x0 : SYNCHRONOUS

Synchronous path

0x1 : RESYNCHRONIZED

Resynchronized path

0x2 : ASYNCHRONOUS

Asynchronous path

End of enumeration elements list.

EDGSEL : Edge Detection Selection
bits : 10 - 11 (2 bit)

Enumeration: EDGSELSelect

0x0 : NO_EVT_OUTPUT

No event output when using the resynchronized or synchronous path

0x1 : RISING_EDGE

Event detection only on the rising edge of the signal from the event generator when using the resynchronized or synchronous path

0x2 : FALLING_EDGE

Event detection only on the falling edge of the signal from the event generator when using the resynchronized or synchronous path

0x3 : BOTH_EDGES

Event detection on rising and falling edges of the signal from the event generator when using the resynchronized or synchronous path

End of enumeration elements list.

RUNSTDBY : Run in standby
bits : 14 - 14 (1 bit)

ONDEMAND : Generic Clock On Demand
bits : 15 - 15 (1 bit)


USER10

User Multiplexer n
address_offset : 0x6DC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER10 USER10 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER11

User Multiplexer n
address_offset : 0x788 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER11 USER11 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER12

User Multiplexer n
address_offset : 0x838 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER12 USER12 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


CHANNEL2

Channel n
address_offset : 0x8C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHANNEL2 CHANNEL2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 EVGEN PATH EDGSEL RUNSTDBY ONDEMAND

EVGEN : Event Generator Selection
bits : 0 - 6 (7 bit)

PATH : Path Selection
bits : 8 - 9 (2 bit)

Enumeration: PATHSelect

0x0 : SYNCHRONOUS

Synchronous path

0x1 : RESYNCHRONIZED

Resynchronized path

0x2 : ASYNCHRONOUS

Asynchronous path

End of enumeration elements list.

EDGSEL : Edge Detection Selection
bits : 10 - 11 (2 bit)

Enumeration: EDGSELSelect

0x0 : NO_EVT_OUTPUT

No event output when using the resynchronized or synchronous path

0x1 : RISING_EDGE

Event detection only on the rising edge of the signal from the event generator when using the resynchronized or synchronous path

0x2 : FALLING_EDGE

Event detection only on the falling edge of the signal from the event generator when using the resynchronized or synchronous path

0x3 : BOTH_EDGES

Event detection on rising and falling edges of the signal from the event generator when using the resynchronized or synchronous path

End of enumeration elements list.

RUNSTDBY : Run in standby
bits : 14 - 14 (1 bit)

ONDEMAND : Generic Clock On Demand
bits : 15 - 15 (1 bit)


USER13

User Multiplexer n
address_offset : 0x8EC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER13 USER13 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER14

User Multiplexer n
address_offset : 0x9A4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER14 USER14 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER15

User Multiplexer n
address_offset : 0xA60 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER15 USER15 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER16

User Multiplexer n
address_offset : 0xB20 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER16 USER16 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


CHANNEL3

Channel n
address_offset : 0xB8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHANNEL3 CHANNEL3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 EVGEN PATH EDGSEL RUNSTDBY ONDEMAND

EVGEN : Event Generator Selection
bits : 0 - 6 (7 bit)

PATH : Path Selection
bits : 8 - 9 (2 bit)

Enumeration: PATHSelect

0x0 : SYNCHRONOUS

Synchronous path

0x1 : RESYNCHRONIZED

Resynchronized path

0x2 : ASYNCHRONOUS

Asynchronous path

End of enumeration elements list.

EDGSEL : Edge Detection Selection
bits : 10 - 11 (2 bit)

Enumeration: EDGSELSelect

0x0 : NO_EVT_OUTPUT

No event output when using the resynchronized or synchronous path

0x1 : RISING_EDGE

Event detection only on the rising edge of the signal from the event generator when using the resynchronized or synchronous path

0x2 : FALLING_EDGE

Event detection only on the falling edge of the signal from the event generator when using the resynchronized or synchronous path

0x3 : BOTH_EDGES

Event detection on rising and falling edges of the signal from the event generator when using the resynchronized or synchronous path

End of enumeration elements list.

RUNSTDBY : Run in standby
bits : 14 - 14 (1 bit)

ONDEMAND : Generic Clock On Demand
bits : 15 - 15 (1 bit)


USER17

User Multiplexer n
address_offset : 0xBE4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER17 USER17 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


CHSTATUS

Channel Status
address_offset : 0xC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

CHSTATUS CHSTATUS read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 USRRDY0 USRRDY1 USRRDY2 USRRDY3 USRRDY4 USRRDY5 USRRDY6 USRRDY7 USRRDY8 USRRDY9 USRRDY10 USRRDY11 CHBUSY0 CHBUSY1 CHBUSY2 CHBUSY3 CHBUSY4 CHBUSY5 CHBUSY6 CHBUSY7 CHBUSY8 CHBUSY9 CHBUSY10 CHBUSY11

USRRDY0 : Channel 0 User Ready
bits : 0 - 0 (1 bit)
access : read-only

USRRDY1 : Channel 1 User Ready
bits : 1 - 1 (1 bit)
access : read-only

USRRDY2 : Channel 2 User Ready
bits : 2 - 2 (1 bit)
access : read-only

USRRDY3 : Channel 3 User Ready
bits : 3 - 3 (1 bit)
access : read-only

USRRDY4 : Channel 4 User Ready
bits : 4 - 4 (1 bit)
access : read-only

USRRDY5 : Channel 5 User Ready
bits : 5 - 5 (1 bit)
access : read-only

USRRDY6 : Channel 6 User Ready
bits : 6 - 6 (1 bit)
access : read-only

USRRDY7 : Channel 7 User Ready
bits : 7 - 7 (1 bit)
access : read-only

USRRDY8 : Channel 8 User Ready
bits : 8 - 8 (1 bit)
access : read-only

USRRDY9 : Channel 9 User Ready
bits : 9 - 9 (1 bit)
access : read-only

USRRDY10 : Channel 10 User Ready
bits : 10 - 10 (1 bit)
access : read-only

USRRDY11 : Channel 11 User Ready
bits : 11 - 11 (1 bit)
access : read-only

CHBUSY0 : Channel 0 Busy
bits : 16 - 16 (1 bit)
access : read-only

CHBUSY1 : Channel 1 Busy
bits : 17 - 17 (1 bit)
access : read-only

CHBUSY2 : Channel 2 Busy
bits : 18 - 18 (1 bit)
access : read-only

CHBUSY3 : Channel 3 Busy
bits : 19 - 19 (1 bit)
access : read-only

CHBUSY4 : Channel 4 Busy
bits : 20 - 20 (1 bit)
access : read-only

CHBUSY5 : Channel 5 Busy
bits : 21 - 21 (1 bit)
access : read-only

CHBUSY6 : Channel 6 Busy
bits : 22 - 22 (1 bit)
access : read-only

CHBUSY7 : Channel 7 Busy
bits : 23 - 23 (1 bit)
access : read-only

CHBUSY8 : Channel 8 Busy
bits : 24 - 24 (1 bit)
access : read-only

CHBUSY9 : Channel 9 Busy
bits : 25 - 25 (1 bit)
access : read-only

CHBUSY10 : Channel 10 Busy
bits : 26 - 26 (1 bit)
access : read-only

CHBUSY11 : Channel 11 Busy
bits : 27 - 27 (1 bit)
access : read-only


USER18

User Multiplexer n
address_offset : 0xCAC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER18 USER18 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER19

User Multiplexer n
address_offset : 0xD78 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER19 USER19 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER20

User Multiplexer n
address_offset : 0xE48 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER20 USER20 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


CHANNEL4

Channel n
address_offset : 0xE8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHANNEL4 CHANNEL4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 EVGEN PATH EDGSEL RUNSTDBY ONDEMAND

EVGEN : Event Generator Selection
bits : 0 - 6 (7 bit)

PATH : Path Selection
bits : 8 - 9 (2 bit)

Enumeration: PATHSelect

0x0 : SYNCHRONOUS

Synchronous path

0x1 : RESYNCHRONIZED

Resynchronized path

0x2 : ASYNCHRONOUS

Asynchronous path

End of enumeration elements list.

EDGSEL : Edge Detection Selection
bits : 10 - 11 (2 bit)

Enumeration: EDGSELSelect

0x0 : NO_EVT_OUTPUT

No event output when using the resynchronized or synchronous path

0x1 : RISING_EDGE

Event detection only on the rising edge of the signal from the event generator when using the resynchronized or synchronous path

0x2 : FALLING_EDGE

Event detection only on the falling edge of the signal from the event generator when using the resynchronized or synchronous path

0x3 : BOTH_EDGES

Event detection on rising and falling edges of the signal from the event generator when using the resynchronized or synchronous path

End of enumeration elements list.

RUNSTDBY : Run in standby
bits : 14 - 14 (1 bit)

ONDEMAND : Generic Clock On Demand
bits : 15 - 15 (1 bit)


USER21

User Multiplexer n
address_offset : 0xF1C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER21 USER21 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)


USER22

User Multiplexer n
address_offset : 0xFF4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USER22 USER22 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CHANNEL

CHANNEL : Channel Event Selection
bits : 0 - 4 (5 bit)



Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !

This website is sponsored by EmbeetleEmbeetle, an IDE designed from scratch for embedded software developers.