\n
address_offset : 0x0 Bytes (0x0)
size : 0x400 byte (0x0)
mem_usage : registers
protection : not protected
MCU Device ID Code Register
address_offset : 0x0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
DEV_ID : Device Identifier
bits : 0 - 11 (12 bit)
REV_ID : Revision Identifier
bits : 16 - 31 (16 bit)
Debug MCU Configuration Register
address_offset : 0x4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
DBG_SLEEP : Debug Sleep Mode
bits : 0 - 0 (1 bit)
DBG_STOP : Debug Stop Mode
bits : 1 - 1 (1 bit)
DBG_STANDBY : Debug Standby Mode
bits : 2 - 2 (1 bit)
APB Low Freeze Register
address_offset : 0x8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
DBG_TIMER2_STOP : Debug Timer 2 stopped when Core is halted
bits : 0 - 0 (1 bit)
DBG_TIMER6_STOP : Debug Timer 6 stopped when Core is halted
bits : 4 - 4 (1 bit)
DBG_RTC_STOP : Debug RTC stopped when Core is halted
bits : 10 - 10 (1 bit)
DBG_WWDG_STOP : Debug Window Wachdog stopped when Core is halted
bits : 11 - 11 (1 bit)
DBG_IWDG_STOP : Debug Independent Wachdog stopped when Core is halted
bits : 12 - 12 (1 bit)
DBG_I2C1_STOP : I2C1 SMBUS timeout mode stopped when core is halted
bits : 21 - 21 (1 bit)
DBG_I2C2_STOP : I2C2 SMBUS timeout mode stopped when core is halted
bits : 22 - 22 (1 bit)
DBG_LPTIMER_STOP : LPTIM1 counter stopped when core is halted
bits : 31 - 31 (1 bit)
APB High Freeze Register
address_offset : 0xC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
DBG_TIMER21_STOP : Debug Timer 21 stopped when Core is halted
bits : 2 - 2 (1 bit)
DBG_TIMER22_STO : Debug Timer 22 stopped when Core is halted
bits : 6 - 6 (1 bit)
Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !
This website is sponsored by Embeetle, an IDE designed from scratch for embedded software developers.