\n
address_offset : 0x0 Bytes (0x0)
size : 0xCC byte (0x0)
mem_usage : registers
protection : not protected
Pin Control Register n
address_offset : 0x0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x108 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x138 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x16C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x18 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x1A4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x1E0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x220 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x264 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x28 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x2AC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x2F8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x348 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x39C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x3C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x3F4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x450 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x4B0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x514 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x54 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x57C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x5E8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x658 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x6CC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x70 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x744 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x7C0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0x90 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Interrupt Status Flag Register
address_offset : 0xA0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
ISF : Interrupt Status Flag
bits : 0 - 31 (32 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
Pin Control Register n
address_offset : 0xB4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Pin Control Register n
address_offset : 0xC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Digital Filter Enable Register
address_offset : 0xC0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
DFE : Digital Filter Enable
bits : 0 - 31 (32 bit)
access : read-write
Enumeration:
#0 : 0
Digital filter is disabled on the corresponding pin and output of the digital filter is reset to zero.
#1 : 1
Digital filter is enabled on the corresponding pin, if the pin is configured as a digital input.
End of enumeration elements list.
Digital Filter Clock Register
address_offset : 0xC4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CS : Clock Source
bits : 0 - 0 (1 bit)
access : read-write
Enumeration:
#0 : 0
Digital filters are clocked by the bus clock.
#1 : 1
Digital filters are clocked by the 1 kHz LPO clock.
End of enumeration elements list.
RESERVED : no description available
bits : 1 - 31 (31 bit)
access : read-only
Digital Filter Width Register
address_offset : 0xC8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
FILT : Filter Length
bits : 0 - 4 (5 bit)
access : read-write
RESERVED : no description available
bits : 5 - 31 (27 bit)
access : read-only
Pin Control Register n
address_offset : 0xDC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RESERVED : no description available
bits : 0 - 15 (16 bit)
access : read-only
IRQC : Interrupt Configuration
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Interrupt/DMA request disabled.
#0001 : 0001
DMA request on rising edge.
#0010 : 0010
DMA request on falling edge.
#0011 : 0011
DMA request on either edge.
#1000 : 1000
Interrupt when logic zero.
#1001 : 1001
Interrupt on rising edge.
#1010 : 1010
Interrupt on falling edge.
#1011 : 1011
Interrupt on either edge.
#1100 : 1100
Interrupt when logic one.
End of enumeration elements list.
RESERVED : no description available
bits : 20 - 23 (4 bit)
access : read-only
ISF : Interrupt Status Flag
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
#0 : 0
Configured interrupt is not detected.
#1 : 1
Configured interrupt is detected. If the pin is configured to generate a DMA request, then the corresponding flag will be cleared automatically at the completion of the requested DMA transfer. Otherwise, the flag remains set until a logic one is written to the flag. If the pin is configured for a level sensitive interrupt and the pin remains asserted, then the flag is set again immediately after it is cleared.
End of enumeration elements list.
RESERVED : no description available
bits : 25 - 31 (7 bit)
access : read-only
Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !
This website is sponsored by Embeetle, an IDE designed from scratch for embedded software developers.