\n

ADC1

Peripheral Memory Blocks

address_offset : 0x0 Bytes (0x0)
size : 0x50 byte (0x0)
mem_usage : registers
protection : not protected

Registers

CTRL_STS

MAX_TIME

IRQS_2

STS_2

IRQCLR_2

IRQEN_2

FILT_OUT12

FILT_OUTEIM

STS_1

STSCLR_1

CTRL2

CTRL3

CTRL5

SQ0_1

SQ2_3

SQ4_5

SQ6_7

SQ8_9

SQ10_11

CTRL4

SQ_FB

TH0_3_LOWER

TH4_7_LOWER

CAL_CH0_1

CAL_CH2_3

CAL_CH4_5

CAL_CH6_7

CAL_CH8_9

CAL_CH10_11

FILTCOEFF0_11

IRQS_1

IRQEN_1

IRQCLR_1

FILT_OUT0

FILT_OUT1

FILT_OUT2

FILT_OUT3

CHx_EIM

FILT_OUT4

FILT_OUT5

FILT_OUT6

FILT_OUT7

FILT_OUT8

FILT_OUT9

FILT_OUT10

FILT_OUT11

DIFFCH_OUT1

DIFFCH_OUT2

DIFFCH_OUT3

DIFFCH_OUT4

FILT_UP_CTRL

FILT_LO_CTRL

CHx_ESM

TH8_11_LOWER

DCHTH1_4_LOWER

TH0_3_UPPER

TH4_7_UPPER

TH8_11_UPPER

DCHTH1_4_UPPER

CNT0_3_LOWER

CNT4_7_LOWER

CNT8_11_LOWER

DCHCNT1_4_LOWER

CNT0_3_UPPER

CNT4_7_UPPER

CNT8_11_UPPER

DCHCNT1_4_UPPER

MMODE0_11

DUIN_SEL


CTRL_STS

ADC1 Control and Status Register
address_offset : 0x0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CTRL_STS CTRL_STS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 PD_N SOS READY CAL_SIGN EOC SW_CH_SEL STRTUP_DIS

PD_N : ADC1 Power Down Signal
bits : 0 - -1 (0 bit)
access : read-write

Enumeration:

0b0 : POWER DOWN

ADC1 is powered down

0b1 : ACTIVE

ADC1 is switched on

End of enumeration elements list.

SOS : ADC1 Start of Sampling/Conversion (software mode)
bits : 2 - 1 (0 bit)
access : read-write

Enumeration:

0b0 : Disable

no conversion is started

0b1 : Enable

conversion is started

End of enumeration elements list.

READY : HVADC Ready bit
bits : 4 - 3 (0 bit)
access : read-only

Enumeration:

0b0 : Not ready

Module in power down or in init phase

0b1 : Ready

set automatically 5 ADC clock cycles after module is enabled

End of enumeration elements list.

CAL_SIGN : Output of Comparator to Steer Gain / Offset calibration
bits : 5 - 4 (0 bit)
access : read-only

EOC : ADC1 End of Conversion (software mode)
bits : 7 - 6 (0 bit)
access : read-only

Enumeration:

0b0 : Pending

conversion still running

0b1 : Finished

conversion has finished

End of enumeration elements list.

SW_CH_SEL : Channel for software mode
bits : 8 - 10 (3 bit)
access : read-write

Enumeration:

0b0000 : CH0_EN

Channel 0 enable

0b0001 : CH1_EN

Channel 1 enable

0b0010 : CH2_EN

Channel 2 enable

0b0011 : CH3_EN

Channel 3 enable

0b0100 : CH4_EN

Channel 4 enable

0b0101 : CH5_EN

Channel 5 enable

0b0110 : CH6_EN

Channel 6 enable

0b0111 : CH7_EN

Channel 7 enable

0b1000 : CH8_EN

Channel 8 enable

0b1001 : CH9_EN

Channel 9 enable

0b1010 : CH10_EN

Channel 10 enable

0b1011 : CH11_EN

Channel 11 enable

0b1100 : CH12_EN

Channel 12 enable

End of enumeration elements list.

STRTUP_DIS : DPP1 Startup Disable
bits : 18 - 17 (0 bit)
access : read-write

Enumeration:

0b0 : Startup Enable

DPP1 Startup enabled

0b1 : Startup Disable

DPP1 Startup disable

End of enumeration elements list.


MAX_TIME

Maximum Time for Software Mode
address_offset : 0x10 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

MAX_TIME MAX_TIME read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 MAX_TIME

MAX_TIME : Maximum Time in Software Mode
bits : 0 - 6 (7 bit)
access : read-write

Enumeration:

0x00 : min

Software mode is immediately left

0xFF : max

Software mode is active for 12.75 us

End of enumeration elements list.


IRQS_2

ADC1 Interrupt Status 2 Register
address_offset : 0x100 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

IRQS_2 IRQS_2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 VS_LO_IS MON1_LO_IS MON2_LO_IS MON3_LO_IS MON4_LO_IS MON5_LO_IS P2_1_LO_IS P2_2_LO_IS P2_3_LO_IS P2_6_LO_IS P2_7_LO_IS VS_UP_IS MON1_UP_IS MON2_UP_IS MON3_UP_IS MON4_UP_IS MON5_UP_IS P2_1_UP_IS P2_2_UP_IS P2_3_UP_IS P2_6_UP_IS P2_7_UP_IS

VS_LO_IS : ADC1 VS Lower Threshold Interrupt Status
bits : 1 - 0 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

no interrupt has occurred

0b1 : ACTIVE

interrupt has occurred

End of enumeration elements list.

MON1_LO_IS : ADC1 MON 1 Lower Threshold Interrupt Status
bits : 2 - 1 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

no interrupt has occurred

0b1 : ACTIVE

interrupt has occurred

End of enumeration elements list.

MON2_LO_IS : ADC1 MON 2 Lower Threshold Interrupt Status
bits : 3 - 2 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

no interrupt has occurred

0b1 : ACTIVE

interrupt has occurred

End of enumeration elements list.

MON3_LO_IS : ADC1 MON 3 Lower Threshold Interrupt Status
bits : 4 - 3 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

no interrupt has occurred

0b1 : ACTIVE

interrupt has occurred

End of enumeration elements list.

MON4_LO_IS : ADC1 MON 4 Lower Threshold Interrupt Status
bits : 5 - 4 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

no interrupt has occurred

0b1 : ACTIVE

interrupt has occurred

End of enumeration elements list.

MON5_LO_IS : ADC1 MON 5 Lower Threshold Interrupt Status
bits : 6 - 5 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

no interrupt has occurred

0b1 : ACTIVE

interrupt has occurred

End of enumeration elements list.

P2_1_LO_IS : ADC1 Port 2.1 Lower Threshold Interrupt Status
bits : 7 - 6 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

no interrupt has occurred

0b1 : ACTIVE

interrupt has occurred

End of enumeration elements list.

P2_2_LO_IS : ADC1 Port 2.2 Lower Threshold Interrupt Status
bits : 8 - 7 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

no interrupt has occurred

0b1 : ACTIVE

interrupt has occurred

End of enumeration elements list.

P2_3_LO_IS : ADC1 Port 2.3 Lower Threshold Interrupt Status
bits : 9 - 8 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

no interrupt has occurred

0b1 : ACTIVE

interrupt has occurred

End of enumeration elements list.

P2_6_LO_IS : ADC1 Port 2.6 Lower Threshold Interrupt Status
bits : 10 - 9 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

no interrupt has occurred

0b1 : ACTIVE

interrupt has occurred

End of enumeration elements list.

P2_7_LO_IS : ADC1 Port 2.7 Lower Threshold Interrupt Status
bits : 11 - 10 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

no interrupt has occurred

0b1 : ACTIVE

interrupt has occurred

End of enumeration elements list.

VS_UP_IS : ADC1 VS Upper Threshold Interrupt Status
bits : 17 - 16 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

no interrupt has occurred

0b1 : ACTIVE

interrupt has occurred

End of enumeration elements list.

MON1_UP_IS : ADC1 MON 1 Upper Threshold Interrupt Status
bits : 18 - 17 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

no interrupt has occurred

0b1 : ACTIVE

interrupt has occurred

End of enumeration elements list.

MON2_UP_IS : ADC1 MON 2 Upper Threshold Interrupt Status
bits : 19 - 18 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

no interrupt has occurred

0b1 : ACTIVE

interrupt has occurred

End of enumeration elements list.

MON3_UP_IS : ADC1 MON 3 Upper Threshold Interrupt Status
bits : 20 - 19 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

no interrupt has occurred

0b1 : ACTIVE

interrupt has occurred

End of enumeration elements list.

MON4_UP_IS : ADC1 MON 4 Upper Threshold Interrupt Status
bits : 21 - 20 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

no interrupt has occurred

0b1 : ACTIVE

interrupt has occurred

End of enumeration elements list.

MON5_UP_IS : ADC1 MON 5 Upper Threshold Interrupt Status
bits : 22 - 21 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

no interrupt has occurred

0b1 : ACTIVE

interrupt has occurred

End of enumeration elements list.

P2_1_UP_IS : ADC1 Port 2.1 Upper Threshold Interrupt Status
bits : 23 - 22 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

no interrupt has occurred

0b1 : ACTIVE

interrupt has occurred

End of enumeration elements list.

P2_2_UP_IS : ADC1 Port 2.2 Upper Threshold Interrupt Status
bits : 24 - 23 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

no interrupt has occurred

0b1 : ACTIVE

interrupt has occurred

End of enumeration elements list.

P2_3_UP_IS : ADC1 Port 2.3 Upper Threshold Interrupt Status
bits : 25 - 24 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

no interrupt has occurred

0b1 : ACTIVE

interrupt has occurred

End of enumeration elements list.

P2_6_UP_IS : ADC1 Port 2.6 Upper Threshold Interrupt Status
bits : 26 - 25 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

no interrupt has occurred

0b1 : ACTIVE

interrupt has occurred

End of enumeration elements list.

P2_7_UP_IS : ADC1 Port 2.7 Upper Threshold Interrupt Status
bits : 27 - 26 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

no interrupt has occurred

0b1 : ACTIVE

interrupt has occurred

End of enumeration elements list.


STS_2

ADC1 Status 2 Register
address_offset : 0x104 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

STS_2 STS_2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 VS_LO_STS MON1_LO_STS MON2_LO_STS MON3_LO_STS MON4_LO_STS MON5_LO_STS P2_1_LO_STS P2_2_LO_STS P2_3_LO_STS P2_6_LO_STS P2_7_LO_STS VS_UP_STS MON1_UP_STS MON2_UP_STS MON3_UP_STS MON4_UP_STS MON5_UP_STS P2_1_UP_STS P2_2_UP_STS P2_3_UP_STS P2_6_UP_STS P2_7_UP_STS

VS_LO_STS : ADC1 VS Lower Threshold Status
bits : 1 - 0 (0 bit)
access : read-only

Enumeration:

0b0 : Below limit

Status below upper threshold

0b1 : Above limit

Upper threshold exceeded

End of enumeration elements list.

MON1_LO_STS : ADC1 MON 1 Lower Threshold Status
bits : 2 - 1 (0 bit)
access : read-only

Enumeration:

0b0 : Below limit

Status below upper threshold

0b1 : Above limit

Upper threshold exceeded

End of enumeration elements list.

MON2_LO_STS : ADC1 MON 2 Lower Threshold Status
bits : 3 - 2 (0 bit)
access : read-only

Enumeration:

0b0 : Below limit

Status below upper threshold

0b1 : Above limit

Upper threshold exceeded

End of enumeration elements list.

MON3_LO_STS : ADC1 MON 3 Lower Threshold Status
bits : 4 - 3 (0 bit)
access : read-only

Enumeration:

0b0 : Below limit

Status below upper threshold

0b1 : Above limit

Upper threshold exceeded

End of enumeration elements list.

MON4_LO_STS : ADC1 MON 4 Lower Threshold Status
bits : 5 - 4 (0 bit)
access : read-only

Enumeration:

0b0 : Below limit

Status below upper threshold

0b1 : Above limit

Upper threshold exceeded

End of enumeration elements list.

MON5_LO_STS : ADC1 MON 5 Lower Threshold Status
bits : 6 - 5 (0 bit)
access : read-only

Enumeration:

0b0 : Below limit

Status below upper threshold

0b1 : Above limit

Upper threshold exceeded

End of enumeration elements list.

P2_1_LO_STS : ADC1 Port 2.1 Lower Threshold Status
bits : 7 - 6 (0 bit)
access : read-only

Enumeration:

0b0 : Below limit

Status below upper threshold

0b1 : Above limit

Upper threshold exceeded

End of enumeration elements list.

P2_2_LO_STS : ADC1 Port 2.2 Lower Threshold Status
bits : 8 - 7 (0 bit)
access : read-only

Enumeration:

0b0 : Below limit

Status below upper threshold

0b1 : Above limit

Upper threshold exceeded

End of enumeration elements list.

P2_3_LO_STS : ADC1 Port 2.3 Lower Threshold Status
bits : 9 - 8 (0 bit)
access : read-only

Enumeration:

0b0 : Below limit

Status below upper threshold

0b1 : Above limit

Upper threshold exceeded

End of enumeration elements list.

P2_6_LO_STS : ADC1 Port 2.6 Lower Threshold Status
bits : 10 - 9 (0 bit)
access : read-only

Enumeration:

0b0 : Below limit

Status below upper threshold

0b1 : Above limit

Upper threshold exceeded

End of enumeration elements list.

P2_7_LO_STS : ADC1 Port 2.7 Lower Threshold Status
bits : 11 - 10 (0 bit)
access : read-only

Enumeration:

0b0 : Below limit

Status below upper threshold

0b1 : Above limit

Upper threshold exceeded

End of enumeration elements list.

VS_UP_STS : ADC1 VS Upper Threshold Status
bits : 17 - 16 (0 bit)
access : read-only

Enumeration:

0b0 : Below limit

Status below upper threshold

0b1 : Above limit

Upper threshold exceeded

End of enumeration elements list.

MON1_UP_STS : ADC1 MON 1 Upper Threshold Status
bits : 18 - 17 (0 bit)
access : read-only

Enumeration:

0b0 : Below limit

Status below upper threshold

0b1 : Above limit

Upper threshold exceeded

End of enumeration elements list.

MON2_UP_STS : ADC1 MON 2 Upper Threshold Status
bits : 19 - 18 (0 bit)
access : read-only

Enumeration:

0b0 : Below limit

Status below upper threshold

0b1 : Above limit

Upper threshold exceeded

End of enumeration elements list.

MON3_UP_STS : ADC1 MON 3 Upper Threshold Status
bits : 20 - 19 (0 bit)
access : read-only

Enumeration:

0b0 : Below limit

Status below upper threshold

0b1 : Above limit

Upper threshold exceeded

End of enumeration elements list.

MON4_UP_STS : ADC1 MON 4 Upper Threshold Status
bits : 21 - 20 (0 bit)
access : read-only

Enumeration:

0b0 : Below limit

Status below upper threshold

0b1 : Above limit

Upper threshold exceeded

End of enumeration elements list.

MON5_UP_STS : ADC1 MON 5 Upper Threshold Status
bits : 22 - 21 (0 bit)
access : read-only

Enumeration:

0b0 : Below limit

Status below upper threshold

0b1 : Above limit

Upper threshold exceeded

End of enumeration elements list.

P2_1_UP_STS : ADC1 Port 2.1 Upper Threshold Status
bits : 23 - 22 (0 bit)
access : read-only

Enumeration:

0b0 : Below limit

Status below upper threshold

0b1 : Above limit

Upper threshold exceeded

End of enumeration elements list.

P2_2_UP_STS : ADC1 Port 2.2 Upper Threshold Status
bits : 24 - 23 (0 bit)
access : read-only

Enumeration:

0b0 : Below limit

Status below upper threshold

0b1 : Above limit

Upper threshold exceeded

End of enumeration elements list.

P2_3_UP_STS : ADC1 Port 2.3 Upper Threshold Status
bits : 25 - 24 (0 bit)
access : read-only

Enumeration:

0b0 : Below limit

Status below upper threshold

0b1 : Above limit

Upper threshold exceeded

End of enumeration elements list.

P2_6_UP_STS : ADC1 Port 2.6 Upper Threshold Status
bits : 26 - 25 (0 bit)
access : read-only

Enumeration:

0b0 : Below limit

Status below upper threshold

0b1 : Above limit

Upper threshold exceeded

End of enumeration elements list.

P2_7_UP_STS : ADC1 Port 2.7 Upper Threshold Status
bits : 27 - 26 (0 bit)
access : read-only

Enumeration:

0b0 : Below limit

Status below upper threshold

0b1 : Above limit

Upper threshold exceeded

End of enumeration elements list.


IRQCLR_2

ADC1 Interrupt Status Clear 2 Register
address_offset : 0x108 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

IRQCLR_2 IRQCLR_2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 VS_LO_ISC MON1_LO_ISC MON2_LO_ISC MON3_LO_ISC MON4_LO_ISC MON5_LO_ISC P2_1_LO_ISC P2_2_LO_ISC P2_3_LO_ISC P2_6_LO_ISC P2_7_LO_ISC VS_UP_ISC MON1_UP_ISC MON2_UP_ISC MON3_UP_ISC MON4_UP_ISC MON5_UP_ISC P2_1_UP_ISC P2_2_UP_ISC P2_3_UP_ISC P2_6_UP_ISC P2_7_UP_ISC

VS_LO_ISC : ADC1 VS Lower Threshold Interrupt Status Clear
bits : 1 - 0 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

MON1_LO_ISC : ADC1 MON 1 Lower Threshold Interrupt Status Clear
bits : 2 - 1 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

MON2_LO_ISC : ADC1 MON 2 Lower Threshold Interrupt Status Clear
bits : 3 - 2 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

MON3_LO_ISC : ADC1 MON 3 Lower Threshold Interrupt Status Clear
bits : 4 - 3 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

MON4_LO_ISC : ADC1 MON 4 Lower Threshold Interrupt Status Clear
bits : 5 - 4 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

MON5_LO_ISC : ADC1 MON 5 Lower Threshold Interrupt Status Clear
bits : 6 - 5 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

P2_1_LO_ISC : ADC1 Port 2.1 Lower Threshold Interrupt Status Clear
bits : 7 - 6 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

P2_2_LO_ISC : ADC1 Port 2.2 Lower Threshold Interrupt Status Clear
bits : 8 - 7 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

P2_3_LO_ISC : ADC1 Port 2.3 Lower Threshold Interrupt Status Clear
bits : 9 - 8 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

P2_6_LO_ISC : ADC1 Port 2.6 Lower Threshold Interrupt Status Clear
bits : 10 - 9 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

P2_7_LO_ISC : ADC1 Port 2.7 Lower Threshold Interrupt Status Clear
bits : 11 - 10 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

VS_UP_ISC : ADC1 VS Upper Threshold Interrupt Status Clear
bits : 17 - 16 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

MON1_UP_ISC : ADC1 MON 1 Upper Threshold Interrupt Status Clear
bits : 18 - 17 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

MON2_UP_ISC : ADC1 MON 2 Upper Threshold Interrupt Status Clear
bits : 19 - 18 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

MON3_UP_ISC : ADC1 MON 3 Upper Threshold Interrupt Status Clear
bits : 20 - 19 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

MON4_UP_ISC : ADC1 MON 4 Upper Threshold Interrupt Status Clear
bits : 21 - 20 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

MON5_UP_ISC : ADC1 MON 5 Upper Threshold Interrupt Status Clear
bits : 22 - 21 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

P2_1_UP_ISC : ADC1 Port 2.1 Upper Threshold Interrupt Status Clear
bits : 23 - 22 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

P2_2_UP_ISC : ADC1 Port 2.2 Upper Threshold Interrupt Status Clear
bits : 24 - 23 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

P2_3_UP_ISC : ADC1 Port 2.3 Upper Threshold Interrupt Status Clear
bits : 25 - 24 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

P2_6_UP_ISC : ADC1 Port 2.6 Upper Threshold Interrupt Status Clear
bits : 26 - 25 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

P2_7_UP_ISC : ADC1 Port 2.7 Upper Threshold Interrupt Status Clear
bits : 27 - 26 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.


IRQEN_2

ADC1 Interrupt Enable 2 Register
address_offset : 0x10C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

IRQEN_2 IRQEN_2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 VS_LO_IEN MON1_LO_IEN MON2_LO_IEN MON3_LO_IEN MON4_LO_IEN MON5_LO_IEN P2_1_LO_IEN P2_2_LO_IEN P2_3_LO_IEN P2_6_LO_IEN P2_7_LO_IEN VS_UP_IEN MON1_UP_IEN MON2_UP_IEN MON3_UP_IEN MON4_UP_IEN MON5_UP_IEN P2_1_UP_IEN P2_2_UP_IEN P2_3_UP_IEN P2_6_UP_IEN P2_7_UP_IEN

VS_LO_IEN : ADC1 VS Lower Threshold Interrupt Enable
bits : 1 - 0 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

MON1_LO_IEN : ADC1 MON 1 Lower Threshold Interrupt Enable
bits : 2 - 1 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

MON2_LO_IEN : ADC1 MON 2 Lower Threshold Interrupt Enable
bits : 3 - 2 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

MON3_LO_IEN : ADC1 MON 3 Lower Threshold Interrupt Enable
bits : 4 - 3 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

MON4_LO_IEN : ADC1 MON 4 Lower Threshold Interrupt Enable
bits : 5 - 4 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

MON5_LO_IEN : ADC1 MON 5 Lower Threshold Interrupt Enable
bits : 6 - 5 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

P2_1_LO_IEN : ADC1 Port 2.1 Lower Threshold Interrupt Enable
bits : 7 - 6 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

P2_2_LO_IEN : ADC1 Port 2.2 Lower Threshold Interrupt Enable
bits : 8 - 7 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

P2_3_LO_IEN : ADC1 Port 2.3 Lower Threshold Interrupt Enable
bits : 9 - 8 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

P2_6_LO_IEN : ADC1 Port 2.6 Lower Threshold Interrupt Enable
bits : 10 - 9 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

P2_7_LO_IEN : ADC1 Port 2.7 Lower Threshold Interrupt Enable
bits : 11 - 10 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

VS_UP_IEN : ADC1 VS Upper Threshold Interrupt Enable
bits : 17 - 16 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

MON1_UP_IEN : ADC1 MON 1 Upper Threshold Interrupt Enable
bits : 18 - 17 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

MON2_UP_IEN : ADC1 MON 2 Upper Threshold Interrupt Enable
bits : 19 - 18 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

MON3_UP_IEN : ADC1 MON 3 Upper Threshold Interrupt Enable
bits : 20 - 19 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

MON4_UP_IEN : ADC1 MON 4 Upper Threshold Interrupt Enable
bits : 21 - 20 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

MON5_UP_IEN : ADC1 MON 5 Upper Threshold Interrupt Enable
bits : 22 - 21 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

P2_1_UP_IEN : ADC1 Port 2.1 Upper Threshold Interrupt Enable
bits : 23 - 22 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

P2_2_UP_IEN : ADC1 Port 2.2 Upper Threshold Interrupt Enable
bits : 24 - 23 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

P2_3_UP_IEN : ADC1 Port 2.3 Upper Threshold Interrupt Enable
bits : 25 - 24 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

P2_6_UP_IEN : ADC1 Port 2.6 Upper Threshold Interrupt Enable
bits : 26 - 25 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

P2_7_UP_IEN : ADC1 Port 2.7 Upper Threshold Interrupt Enable
bits : 27 - 26 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.


FILT_OUT12

ADC1 or Filter Output Channel 12
address_offset : 0x110 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

FILT_OUT12 FILT_OUT12 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 FILT_OUT_CH12 WFR12 VF12 OF12

FILT_OUT_CH12 : ADC or filter output value channel 12
bits : 0 - 10 (11 bit)
access : read-only

WFR12 : Wait for Read Mode
bits : 16 - 15 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLE

overwrite mode

0b1 : ENABLE

wait for read mode enabled

End of enumeration elements list.

VF12 : Valid Flag
bits : 17 - 16 (0 bit)
access : read-only

Enumeration:

0b0 : NOT VALID

No new valid data available

0b1 : VALID

Result register contains valid data and has not yet been read

End of enumeration elements list.

OF12 : Overrun Flag
bits : 18 - 17 (0 bit)
access : read-only

Enumeration:

0b0 : NO OVERRUN

Result register not overwritten

0b1 : OVERRUN

Result register overwritten

End of enumeration elements list.


FILT_OUTEIM

ADC1 or Filter Output of EIM
address_offset : 0x120 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

FILT_OUTEIM FILT_OUTEIM read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 FILT_OUT_EIM WFR_EIM VF_EIM OF_EIM

FILT_OUT_EIM : ADC or filter output value for last EIM measurement
bits : 0 - 10 (11 bit)
access : read-only

WFR_EIM : Wait for Read Mode
bits : 16 - 15 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLE

overwrite mode

0b1 : ENABLE

wait for read mode enabled

End of enumeration elements list.

VF_EIM : Valid Flag
bits : 17 - 16 (0 bit)
access : read-only

Enumeration:

0b0 : NOT VALID

No new valid data available

0b1 : VALID

Result register contains valid data and has not yet been read

End of enumeration elements list.

OF_EIM : Overrun Flag
bits : 18 - 17 (0 bit)
access : read-only

Enumeration:

0b0 : NO OVERRUN

Result register not overwritten

0b1 : OVERRUN

Result register overwritten

End of enumeration elements list.


STS_1

ADC1 Status 1 Register
address_offset : 0x124 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

STS_1 STS_1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DU1LO_STS DU1UP_STS DU2LO_STS DU2UP_STS DU3LO_STS DU3UP_STS DU4LO_STS DU4UP_STS

DU1LO_STS : ADC1 Differential Unit 1 (DU1) lower Channel Status
bits : 24 - 23 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No DU lower Channel Status has occurred

0b1 : ACTIVE

DU lower Channel Status has occurred

End of enumeration elements list.

DU1UP_STS : ADC1 Differential Unit 1 (DU1) upper Channel Status
bits : 25 - 24 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No DU upper Channel Status has occurred

0b1 : ACTIVE

DU upper Channel Status has occurred

End of enumeration elements list.

DU2LO_STS : ADC1 Differential Unit 2 (DU2) lower Channel Status
bits : 26 - 25 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No DU lower Channel Status has occurred

0b1 : ACTIVE

DU lower Channel Status has occurred

End of enumeration elements list.

DU2UP_STS : ADC1 Differential Unit 2 (DU2) upper Channel Status
bits : 27 - 26 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No DU upper Channel Status has occurred

0b1 : ACTIVE

DU upper Channel Status has occurred

End of enumeration elements list.

DU3LO_STS : ADC1 Differential Unit 3 (DU3) lower Channel Status
bits : 28 - 27 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No DU lower Channel Status has occurred

0b1 : ACTIVE

DU lower Channel Status has occurred

End of enumeration elements list.

DU3UP_STS : ADC1 Differential Unit 3 (DU3) upper Channel Status
bits : 29 - 28 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No DU upper Channel Status has occurred

0b1 : ACTIVE

DU upper Channel Status has occurred

End of enumeration elements list.

DU4LO_STS : ADC1 Differential Unit 4 (DU4) lower Channel Status
bits : 30 - 29 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No DU lower Channel Status has occurred

0b1 : ACTIVE

DU lower Channel Status has occurred

End of enumeration elements list.

DU4UP_STS : ADC1 Differential Unit 4 (DU4) upper Channel Status
bits : 31 - 30 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No DU upper Channel Status has occurred

0b1 : ACTIVE

DU upper Channel Status has occurred

End of enumeration elements list.


STSCLR_1

ADC1 Status Clear 1 Register
address_offset : 0x128 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

STSCLR_1 STSCLR_1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DU1LO_SC DU1UP_SC DU2LO_SC DU2UP_SC DU3LO_SC DU3UP_SC DU4LO_SC DU4UP_SC

DU1LO_SC : ADC1 Differential Unit 1 (DU1) lower Channel Status Clear
bits : 24 - 23 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

No DU lower Channel Status has occurred

0b1 : ACTIVE

DU lower Channel Status has occurred

End of enumeration elements list.

DU1UP_SC : ADC1 Differential Unit 1 (DU1) upper Channel Status Clear
bits : 25 - 24 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

No DU upper Channel Status has occurred

0b1 : ACTIVE

DU upper Channel Status has occurred

End of enumeration elements list.

DU2LO_SC : ADC1 Differential Unit 2 (DU2) lower Channel Status Clear
bits : 26 - 25 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

No DU lower Channel Status has occurred

0b1 : ACTIVE

DU lower Channel Status has occurred

End of enumeration elements list.

DU2UP_SC : ADC1 Differential Unit 2 (DU2) upper Channel Status Clear
bits : 27 - 26 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

No DU upper Channel Status has occurred

0b1 : ACTIVE

DU upper Channel Status has occurred

End of enumeration elements list.

DU3LO_SC : ADC1 Differential Unit 3 (DU3) lower Channel Status Clear
bits : 28 - 27 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

No DU lower Channel Status has occurred

0b1 : ACTIVE

DU lower Channel Status has occurred

End of enumeration elements list.

DU3UP_SC : ADC1 Differential Unit 3 (DU3) upper Channel Status Clear
bits : 29 - 28 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

No DU upper Channel Status has occurred

0b1 : ACTIVE

DU upper Channel Status has occurred

End of enumeration elements list.

DU4LO_SC : ADC1 Differential Unit 4 (DU4) lower Channel Status Clear
bits : 30 - 29 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

No DU lower Channel Status has occurred

0b1 : ACTIVE

DU lower Channel Status has occurred

End of enumeration elements list.

DU4UP_SC : ADC1 Differential Unit 4 (DU4) upper Channel Status Clear
bits : 31 - 30 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

No DU upper Channel Status has occurred

0b1 : ACTIVE

DU upper Channel Status has occurred

End of enumeration elements list.


CTRL2

Measurement Unit 1 Control Register 2
address_offset : 0x14 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CTRL2 CTRL2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CAL_EN

CAL_EN : Calibration Enable for Channels 0 to 11
bits : 0 - 10 (11 bit)
access : read-write

Enumeration:

0b000000000001 : CH0_EN

Channel 0 calibration enable

0b000000000010 : CH1_EN

Channel 1 calibration enable

0b000000000100 : CH2_EN

Channel 2 calibration enable

0b000000001000 : CH3_EN

Channel 3 calibration enable

0b000000010000 : CH4_EN

Channel 4 calibration enable

0b000000100000 : CH5_EN

Channel 5 calibration enable

0b000001000000 : CH6_EN

Channel 6 calibration enable

0b000010000000 : CH7_EN

Channel 7 calibration enable

0b000100000000 : CH8_EN

Channel 8 calibration enable

0b001000000000 : CH9_EN

Channel 9 calibration enable

0b010000000000 : CH10_EN

Channel 10 calibration enable

0b100000000000 : CH11_EN

Channel 11 calibration enable

End of enumeration elements list.


CTRL3

Measurement Unit 1 Control Register 3
address_offset : 0x18 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CTRL3 CTRL3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 MCM_PD_N SW_MODE EoC_FAIL_CLR EoC_FAIL MCM_RDY SAMPLE_TIME_HVCH SAMPLE_TIME_LVCH

MCM_PD_N : Power Down Signal for MCM
bits : 0 - -1 (0 bit)
access : read-write

Enumeration:

0b0 : MCM Disabled

Measurement Core Module Disabled

0b1 : MCM Enabled

Measurement Core Module Enabled

End of enumeration elements list.

SW_MODE : SW Mode Enable
bits : 1 - 0 (0 bit)
access : read-write

Enumeration:

0b0 : Software Mode Disable

Sequencer running

0b1 : Software Mode Enabled

Sequencer stopped

End of enumeration elements list.

EoC_FAIL_CLR : Fail of ADC End of Conversion Signal Clear
bits : 4 - 3 (0 bit)
access : write-only

Enumeration:

0b0 : ADC EoC Fail not clear

no clear of EoC_FAIL flag

0b1 : ADC EoC Fail clear

Clear of EoC_FAIL flag

End of enumeration elements list.

EoC_FAIL : Fail of ADC End of Conversion Signal
bits : 6 - 5 (0 bit)
access : read-only

Enumeration:

0b0 : ADC EoC available

End of Conversion Signal was sent properly by ADC

0b1 : ADC EoC not available

End of Conversion Signal was not sent properly by ADC

End of enumeration elements list.

MCM_RDY : Ready Signal for MCM after Power On or Reset
bits : 7 - 6 (0 bit)
access : read-only

Enumeration:

0b0 : MCM Not Ready

Measurement Core Module in startup phase

0b1 : MCM Ready

Measurement Core Module start-up phase finished

End of enumeration elements list.

SAMPLE_TIME_HVCH : Sample time of ADC1
bits : 8 - 10 (3 bit)
access : read-write

Enumeration:

0x0 : MICLK4

4 ADC1_CLK clock periods

0x1 : MICLK6

6 ADC1_CLK clock periods

0x2 : MICLK8

8 ADC1_CLK clock periods

0x3 : MICLK10

10 ADC1_CLK clock periods

0x4 : MICLK12

12 ADC1_CLK clock periods (default)

0x5 : MICLK14

14 ADC1_CLK clock periods

0x6 : MICLK16

16 ADC1_CLK clock periods

0x7 : MICLK18

18 ADC1_CLK clock periods

0x8 : MICLK20

20 ADC1_CLK clock periods

0x9 : MICLK22

22 ADC1_CLK clock periods

End of enumeration elements list.

SAMPLE_TIME_LVCH : Sample time of ADC1
bits : 16 - 18 (3 bit)
access : read-write

Enumeration:

0x0 : MICLK4

4 ADC1_CLK clock periods(default)

0x1 : MICLK6

6 ADC1_CLK clock periods

0x2 : MICLK8

8 ADC1_CLK clock periods

0x3 : MICLK10

10 ADC1_CLK clock periods

0x4 : MICLK12

12 ADC1_CLK clock periods

0x5 : MICLK14

14 ADC1_CLK clock periods

0x6 : MICLK16

16 ADC1_CLK clock periods

0x7 : MICLK18

18 ADC1_CLK clock periods

0x8 : MICLK20

20 ADC1_CLK clock periods

0x9 : MICLK22

22 ADC1_CLK clock periods

End of enumeration elements list.


CTRL5

Measurement Unit 1 Control Register 5
address_offset : 0x1C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CTRL5 CTRL5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 FILT_OUT_SEL_11_0

FILT_OUT_SEL_11_0 : Output Filter Selection for Channels 0 to 11
bits : 0 - 10 (11 bit)
access : read-write

Enumeration:

0b000000000000 : ADC1 Unfiltered Data can be monitored in the corresponding FILT_OUTx Registers

None

0b000000000001 : Channel 0 IIR Data enabled for FILT_OUT0 Register

None

0b000000000010 : Channel 1 IIR Data enabled for FILT_OUT1 Register

None

0b000000000100 : Channel 2 IIR Data enabled for FILT_OUT2 Register

None

0b000000001000 : Channel 3 IIR Data enabled for FILT_OUT3 Register

None

0b000000010000 : Channel 4 IIR Data enabled for FILT_OUT4 Register

None

0b000000100000 : Channel 5 IIR Data enabled for FILT_OUT5 Register

None

0b000001000000 : Channel 6 IIR Data enabled for FILT_OUT6 Register

None

0b000010000000 : Channel 7 IIR Data enabled for FILT_OUT7 Register

None

0b000100000000 : Channel 8 IIR Data enabled for FILT_OUT8 Register

None

0b001000000000 : Channel 9 IIR Data enabled for FILT_OUT9 Register

None

0b010000000000 : Channel 10 IIR Data enabled for FILT_OUT10 Register

None

0b100000000000 : Channel 11 IIR Data enabled for FILT_OUT11 Register

None

0b111111111111 : For Channels 11-0 IIR Data is enabled for FILT_OUTx Registers

None

End of enumeration elements list.


SQ0_1

Measurement Unit 1 Channel Enable Bits for Cycle 0-1
address_offset : 0x20 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SQ0_1 SQ0_1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SQ0 SQ1

SQ0 : Sequence 0 channel enable
bits : 0 - 10 (11 bit)
access : read-write

Enumeration:

0b000000000001 : CH0_EN

Channel 0 enable

0b000000000010 : CH1_EN

Channel 1 enable

0b000000000100 : CH2_EN

Channel 2 enable

0b000000001000 : CH3_EN

Channel 3 enable

0b000000010000 : CH4_EN

Channel 4 enable

0b000000100000 : CH5_EN

Channel 5 enable

0b000001000000 : CH6_EN

Channel 6 enable

0b000010000000 : CH7_EN

Channel 7 enable

0b000100000000 : CH8_EN

Channel 8 enable

0b001000000000 : CH9_EN

Channel 9 enable

0b010000000000 : CH10_EN

Channel 10 enable

0b100000000000 : CH11_EN

Channel 11 enable

End of enumeration elements list.

SQ1 : Sequence 1 channel enable
bits : 16 - 26 (11 bit)
access : read-write

Enumeration:

0b000000000001 : CH0_EN

Channel 0 enable

0b000000000010 : CH1_EN

Channel 1 enable

0b000000000100 : CH2_EN

Channel 2 enable

0b000000001000 : CH3_EN

Channel 3 enable

0b000000010000 : CH4_EN

Channel 4 enable

0b000000100000 : CH5_EN

Channel 5 enable

0b000001000000 : CH6_EN

Channel 6 enable

0b000010000000 : CH7_EN

Channel 7 enable

0b000100000000 : CH8_EN

Channel 8 enable

0b001000000000 : CH9_EN

Channel 9 enable

0b010000000000 : CH10_EN

Channel 10 enable

0b100000000000 : CH11_EN

Channel 11 enable

End of enumeration elements list.


SQ2_3

Measurement Unit 1 Channel Enable Bits for Cycle 2-3
address_offset : 0x24 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SQ2_3 SQ2_3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SQ2 SQ3

SQ2 : Sequence 2 channel enable
bits : 0 - 10 (11 bit)
access : read-write

Enumeration:

0b000000000001 : CH0_EN

Channel 0 enable

0b000000000010 : CH1_EN

Channel 1 enable

0b000000000100 : CH2_EN

Channel 2 enable

0b000000001000 : CH3_EN

Channel 3 enable

0b000000010000 : CH4_EN

Channel 4 enable

0b000000100000 : CH5_EN

Channel 5 enable

0b000001000000 : CH6_EN

Channel 6 enable

0b000010000000 : CH7_EN

Channel 7 enable

0b000100000000 : CH8_EN

Channel 8 enable

0b001000000000 : CH9_EN

Channel 9 enable

0b010000000000 : CH10_EN

Channel 10 enable

0b100000000000 : CH11_EN

Channel 11 enable

End of enumeration elements list.

SQ3 : Sequence 3 channel enable
bits : 16 - 26 (11 bit)
access : read-write

Enumeration:

0b000000000001 : CH0_EN

Channel 0 enable

0b000000000010 : CH1_EN

Channel 1 enable

0b000000000100 : CH2_EN

Channel 2 enable

0b000000001000 : CH3_EN

Channel 3 enable

0b000000010000 : CH4_EN

Channel 4 enable

0b000000100000 : CH5_EN

Channel 5 enable

0b000001000000 : CH6_EN

Channel 6 enable

0b000010000000 : CH7_EN

Channel 7 enable

0b000100000000 : CH8_EN

Channel 8 enable

0b001000000000 : CH9_EN

Channel 9 enable

0b010000000000 : CH10_EN

Channel 10 enable

0b100000000000 : CH11_EN

Channel 11 enable

End of enumeration elements list.


SQ4_5

Measurement Unit 1 Channel Enable Bits for Cycle 4-5
address_offset : 0x28 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SQ4_5 SQ4_5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SQ4 SQ5

SQ4 : Sequence 4 channel enable
bits : 0 - 10 (11 bit)
access : read-write

Enumeration:

0b000000000001 : CH0_EN

Channel 0 enable

0b000000000010 : CH1_EN

Channel 1 enable

0b000000000100 : CH2_EN

Channel 2 enable

0b000000001000 : CH3_EN

Channel 3 enable

0b000000010000 : CH4_EN

Channel 4 enable

0b000000100000 : CH5_EN

Channel 5 enable

0b000001000000 : CH6_EN

Channel 6 enable

0b000010000000 : CH7_EN

Channel 7 enable

0b000100000000 : CH8_EN

Channel 8 enable

0b001000000000 : CH9_EN

Channel 9 enable

0b010000000000 : CH10_EN

Channel 10 enable

0b100000000000 : CH11_EN

Channel 11 enable

End of enumeration elements list.

SQ5 : Sequence 5 channel enable
bits : 16 - 26 (11 bit)
access : read-write

Enumeration:

0b000000000001 : CH0_EN

Channel 0 enable

0b000000000010 : CH1_EN

Channel 1 enable

0b000000000100 : CH2_EN

Channel 2 enable

0b000000001000 : CH3_EN

Channel 3 enable

0b000000010000 : CH4_EN

Channel 4 enable

0b000000100000 : CH5_EN

Channel 5 enable

0b000001000000 : CH6_EN

Channel 6 enable

0b000010000000 : CH7_EN

Channel 7 enable

0b000100000000 : CH8_EN

Channel 8 enable

0b001000000000 : CH9_EN

Channel 9 enable

0b010000000000 : CH10_EN

Channel 10 enable

0b100000000000 : CH11_EN

Channel 11 enable

End of enumeration elements list.


SQ6_7

Measurement Unit 1 Channel Enable Bits for Cycle 6-7
address_offset : 0x2C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SQ6_7 SQ6_7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SQ6 SQ7

SQ6 : Sequence 6 channel enable
bits : 0 - 10 (11 bit)
access : read-write

Enumeration:

0b000000000001 : CH0_EN

Channel 0 enable

0b000000000010 : CH1_EN

Channel 1 enable

0b000000000100 : CH2_EN

Channel 2 enable

0b000000001000 : CH3_EN

Channel 3 enable

0b000000010000 : CH4_EN

Channel 4 enable

0b000000100000 : CH5_EN

Channel 5 enable

0b000001000000 : CH6_EN

Channel 6 enable

0b000010000000 : CH7_EN

Channel 7 enable

0b000100000000 : CH8_EN

Channel 8 enable

0b001000000000 : CH9_EN

Channel 9 enable

0b010000000000 : CH10_EN

Channel 10 enable

0b100000000000 : CH11_EN

Channel 11 enable

End of enumeration elements list.

SQ7 : Sequence 7 channel enable
bits : 16 - 26 (11 bit)
access : read-write

Enumeration:

0b000000000001 : CH0_EN

Channel 0 enable

0b000000000010 : CH1_EN

Channel 1 enable

0b000000000100 : CH2_EN

Channel 2 enable

0b000000001000 : CH3_EN

Channel 3 enable

0b000000010000 : CH4_EN

Channel 4 enable

0b000000100000 : CH5_EN

Channel 5 enable

0b000001000000 : CH6_EN

Channel 6 enable

0b000010000000 : CH7_EN

Channel 7 enable

0b000100000000 : CH8_EN

Channel 8 enable

0b001000000000 : CH9_EN

Channel 9 enable

0b010000000000 : CH10_EN

Channel 10 enable

0b100000000000 : CH11_EN

Channel 11 enable

End of enumeration elements list.


SQ8_9

Measurement Unit 1 Channel Enable Bits for Cycle 8-9
address_offset : 0x30 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SQ8_9 SQ8_9 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SQ8 SQ9

SQ8 : Sequence 8 channel enable
bits : 0 - 10 (11 bit)
access : read-write

Enumeration:

0b000000000001 : CH0_EN

Channel 0 enable

0b000000000010 : CH1_EN

Channel 1 enable

0b000000000100 : CH2_EN

Channel 2 enable

0b000000001000 : CH3_EN

Channel 3 enable

0b000000010000 : CH4_EN

Channel 4 enable

0b000000100000 : CH5_EN

Channel 5 enable

0b000001000000 : CH6_EN

Channel 6 enable

0b000010000000 : CH7_EN

Channel 7 enable

0b000100000000 : CH8_EN

Channel 8 enable

0b001000000000 : CH9_EN

Channel 9 enable

0b010000000000 : CH10_EN

Channel 10 enable

0b100000000000 : CH11_EN

Channel 11 enable

End of enumeration elements list.

SQ9 : Sequence 9 channel enable
bits : 16 - 26 (11 bit)
access : read-write

Enumeration:

0b000000000001 : CH0_EN

Channel 0 enable

0b000000000010 : CH1_EN

Channel 1 enable

0b000000000100 : CH2_EN

Channel 2 enable

0b000000001000 : CH3_EN

Channel 3 enable

0b000000010000 : CH4_EN

Channel 4 enable

0b000000100000 : CH5_EN

Channel 5 enable

0b000001000000 : CH6_EN

Channel 6 enable

0b000010000000 : CH7_EN

Channel 7 enable

0b000100000000 : CH8_EN

Channel 8 enable

0b001000000000 : CH9_EN

Channel 9 enable

0b010000000000 : CH10_EN

Channel 10 enable

0b100000000000 : CH11_EN

Channel 11 enable

End of enumeration elements list.


SQ10_11

Measurement Unit 1 Channel Enable Bits for Cycle 10-11
address_offset : 0x34 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SQ10_11 SQ10_11 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SQ10 SQ11

SQ10 : Sequence 10 channel enable
bits : 0 - 10 (11 bit)
access : read-write

Enumeration:

0b000000000001 : CH0_EN

Channel 0 enable

0b000000000010 : CH1_EN

Channel 1 enable

0b000000000100 : CH2_EN

Channel 2 enable

0b000000001000 : CH3_EN

Channel 3 enable

0b000000010000 : CH4_EN

Channel 4 enable

0b000000100000 : CH5_EN

Channel 5 enable

0b000001000000 : CH6_EN

Channel 6 enable

0b000010000000 : CH7_EN

Channel 7 enable

0b000100000000 : CH8_EN

Channel 8 enable

0b001000000000 : CH9_EN

Channel 9 enable

0b010000000000 : CH10_EN

Channel 10 enable

0b100000000000 : CH11_EN

Channel 11 enable

End of enumeration elements list.

SQ11 : Sequence 11 channel enable
bits : 16 - 26 (11 bit)
access : read-write

Enumeration:

0b000000000001 : CH0_EN

Channel 0 enable

0b000000000010 : CH1_EN

Channel 1 enable

0b000000000100 : CH2_EN

Channel 2 enable

0b000000001000 : CH3_EN

Channel 3 enable

0b000000010000 : CH4_EN

Channel 4 enable

0b000000100000 : CH5_EN

Channel 5 enable

0b000001000000 : CH6_EN

Channel 6 enable

0b000010000000 : CH7_EN

Channel 7 enable

0b000100000000 : CH8_EN

Channel 8 enable

0b001000000000 : CH9_EN

Channel 9 enable

0b010000000000 : CH10_EN

Channel 10 enable

0b100000000000 : CH11_EN

Channel 11 enable

End of enumeration elements list.


CTRL4

Measurement Unit 1 Control Register 4
address_offset : 0x38 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CTRL4 CTRL4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 MAX_CALTIME

MAX_CALTIME : Maximum ADC Calibration Time
bits : 0 - 2 (3 bit)
access : read-write

Enumeration:

0x0 : 1

Sequence

0x1 : 2

Sequences

0x2 : 3

Sequences

0x3 : 4

Sequences

0x4 : 5

Sequence

0x5 : 6

Sequences

0x6 : 7

Sequences

0x7 : 8

Sequences

0x8 : 9

Sequences

0x9 : 10

Sequences

0xA : 11

Sequences

0xB : 12

Sequences

0xC : 13

Sequences

0xD : 14

Sequences

0xE : 15

Sequences

0xF : 16

Sequences

End of enumeration elements list.


SQ_FB

Sequencer Feedback Register
address_offset : 0x4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SQ_FB SQ_FB read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SQ_FB SQ_STOP EIM_ACTIVE ESM_ACTIVE SQx CHx

SQ_FB : Current Sequence that caused software mode
bits : 0 - 3 (4 bit)
access : read-only

Enumeration:

0b00000 : SQ0

Sequence 0 enable

0b00001 : SQ1

Sequence 1 enable

0b00010 : SQ2

Sequence 2 enable

0b00011 : SQ3

Sequence 3 enable

0b00100 : SQ4

Sequence 4 enable

0b00101 : SQ5

Sequence 5 enable

0b00110 : SQ6

Sequence 6 enable

0b00111 : SQ7

Sequence 7 enable

0b01000 : SQ8

Sequence 8 enable

0b01001 : SQ9

Sequence 9 enable

0b01010 : SQ10

Sequence 10 enable

0b01011 : SQ11

Sequence 11 enable

0b11010 : ESM

ESM

0b11011 : rfu

None

0b11100 : SUSPEND_SW

SW Mode per Flag

0b11101 : SUSPEND_DBG

Debug Suspend Mode

End of enumeration elements list.

SQ_STOP : ADC1 Sequencer Stop Signal for DPP
bits : 8 - 7 (0 bit)
access : read-only

Enumeration:

0b0 : DPP Running

Postprocessing Sequencer in running mode

0b1 : DPP Stopped

Postprocessing Sequencer stopped / Software Mode entered

End of enumeration elements list.

EIM_ACTIVE : ADC1 EIM active
bits : 9 - 8 (0 bit)
access : read-only

Enumeration:

0b0 : not active

EIM not active

0b1 : active

EIM active

End of enumeration elements list.

ESM_ACTIVE : ADC1 ESM active
bits : 10 - 9 (0 bit)
access : read-only

Enumeration:

0b0 : not active

ESM not active

0b1 : active

ESM active

End of enumeration elements list.

SQx : Current Active ADC1 Sequence
bits : 11 - 13 (3 bit)
access : read-only

Enumeration:

0b0000 : SQ0

Sequence 0 enable

0b0001 : SQ1

Sequence 1 enable

0b0010 : SQ2

Sequence 2 enable

0b0011 : SQ3

Sequence 3 enable

0b0100 : SQ4

Sequence 4 enable

0b0101 : SQ5

Sequence 5 enable

0b0110 : SQ6

Sequence 6 enable

0b0111 : SQ7

Sequence 7 enable

0b1000 : SQ8

Sequence 8 enable

0b1001 : SQ9

Sequence 9 enable

0b1010 : SQ10

Sequence 10 enable

0b1011 : SQ11

Sequence 11 enable

End of enumeration elements list.

CHx : Current ADC1 Channel
bits : 16 - 18 (3 bit)
access : read-only

Enumeration:

0b0000 : CH0

Channel 0 enable

0b0001 : CH1

Channel 1 enable

0b0010 : CH2

Channel 2 enable

0b0011 : CH3

Channel 3 enable

0b0100 : CH4

Channel 4 enable

0b0101 : CH5

Channel 5 enable

0b0110 : CH6

Channel 6 enable

0b0111 : CH7

Channel 7 enable

0b1000 : CH8

Channel 8 enable

0b1001 : CH9

Channel 9 enable

0b1010 : CH10

Channel 10 enable

0b1011 : CH11

Channel 11 enable

End of enumeration elements list.


TH0_3_LOWER

Lower Comparator Trigger Level Channel 0-3
address_offset : 0x40 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TH0_3_LOWER TH0_3_LOWER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CH0_LOW CH1_LOW CH2_LOW CH3_LOW

CH0_LOW : Channel 0 lower trigger level
bits : 0 - 6 (7 bit)
access : read-write

Enumeration:

0x00 : value1

Min. threshold value

0xFF : value2

Max. threshold value

End of enumeration elements list.

CH1_LOW : Channel 1 lower trigger level
bits : 8 - 14 (7 bit)
access : read-write

Enumeration:

0x00 : value1

Min. threshold value

0xFF : value2

Max. threshold value

End of enumeration elements list.

CH2_LOW : Channel 2 lower trigger level
bits : 16 - 22 (7 bit)
access : read-write

Enumeration:

0x00 : value1

Min. threshold value

0xFF : value2

Max. threshold value

End of enumeration elements list.

CH3_LOW : Channel 3 lower trigger level
bits : 24 - 30 (7 bit)
access : read-write

Enumeration:

0x00 : value1

Min. threshold value

0xFF : value2

Max. threshold value

End of enumeration elements list.


TH4_7_LOWER

Lower Comparator Trigger Level Channel 4-7
address_offset : 0x44 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TH4_7_LOWER TH4_7_LOWER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CH4_LOW CH5_LOW CH6_LOW CH7_LOW

CH4_LOW : Channel 4 lower trigger level
bits : 0 - 6 (7 bit)
access : read-write

Enumeration:

0x00 : value1

Min. threshold value

0xFF : value2

Max. threshold value

End of enumeration elements list.

CH5_LOW : Channel 5 lower trigger level
bits : 8 - 14 (7 bit)
access : read-write

Enumeration:

0x00 : value1

Min. threshold value

0xFF : value2

Max. threshold value

End of enumeration elements list.

CH6_LOW : Channel 6 lower trigger level
bits : 16 - 22 (7 bit)
access : read-write

Enumeration:

0x00 : value1

Min. threshold value

0xFF : value2

Max. threshold value

End of enumeration elements list.

CH7_LOW : Channel 7 lower trigger level
bits : 24 - 30 (7 bit)
access : read-write

Enumeration:

0x00 : value1

Min. threshold value

0xFF : value2

Max. threshold value

End of enumeration elements list.


CAL_CH0_1

Calibration for Channel 0 and 1
address_offset : 0x48 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CAL_CH0_1 CAL_CH0_1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CALOFFS_CH0 CALGAIN_CH0 CALOFFS_CH1 CALGAIN_CH1

CALOFFS_CH0 : Offset Calibration for channel 0
bits : 0 - 3 (4 bit)
access : read-write

CALGAIN_CH0 : Gain Calibration for channel 0
bits : 8 - 14 (7 bit)
access : read-write

CALOFFS_CH1 : Offset Calibration for channel 1
bits : 16 - 19 (4 bit)
access : read-write

CALGAIN_CH1 : Gain Calibration for channel 1
bits : 24 - 30 (7 bit)
access : read-write


CAL_CH2_3

Calibration for Channel 2 and 3
address_offset : 0x4C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CAL_CH2_3 CAL_CH2_3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CALOFFS_CH2 CALGAIN_CH2 CALOFFS_CH3 CALGAIN_CH3

CALOFFS_CH2 : Offset Calibration for channel 2
bits : 0 - 3 (4 bit)
access : read-write

CALGAIN_CH2 : Gain Calibration for channel 2
bits : 8 - 14 (7 bit)
access : read-write

CALOFFS_CH3 : Offset Calibration for channel 3
bits : 16 - 19 (4 bit)
access : read-write

CALGAIN_CH3 : Gain Calibration for channel 3
bits : 24 - 30 (7 bit)
access : read-write


CAL_CH4_5

Calibration for Channel 4 and 5
address_offset : 0x50 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CAL_CH4_5 CAL_CH4_5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CALOFFS_CH4 CALGAIN_CH4 CALOFFS_CH5 CALGAIN_CH5

CALOFFS_CH4 : Offset Calibration for channel 4
bits : 0 - 3 (4 bit)
access : read-write

CALGAIN_CH4 : Gain Calibration for channel 4
bits : 8 - 14 (7 bit)
access : read-write

CALOFFS_CH5 : Offset Calibration for channel 5
bits : 16 - 19 (4 bit)
access : read-write

CALGAIN_CH5 : Gain Calibration for channel 5
bits : 24 - 30 (7 bit)
access : read-write


CAL_CH6_7

Calibration for Channel 6 and 7
address_offset : 0x54 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CAL_CH6_7 CAL_CH6_7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CALOFFS_CH6 CALGAIN_CH6 CALOFFS_CH7 CALGAIN_CH7

CALOFFS_CH6 : Offset Calibration for channel 6
bits : 0 - 3 (4 bit)
access : read-write

CALGAIN_CH6 : Gain Calibration for channel 6
bits : 8 - 14 (7 bit)
access : read-write

CALOFFS_CH7 : Offset Calibration for channel 7
bits : 16 - 19 (4 bit)
access : read-write

CALGAIN_CH7 : Gain Calibration for channel 7
bits : 24 - 30 (7 bit)
access : read-write


CAL_CH8_9

Calibration for Channel 8 and 9
address_offset : 0x58 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CAL_CH8_9 CAL_CH8_9 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CALOFFS_CH8 CALGAIN_CH8 CALOFFS_CH9 CALGAIN_CH9

CALOFFS_CH8 : Offset Calibration for channel 8
bits : 0 - 3 (4 bit)
access : read-write

CALGAIN_CH8 : Gain Calibration for channel 8
bits : 8 - 14 (7 bit)
access : read-write

CALOFFS_CH9 : Offset Calibration for channel 9
bits : 16 - 19 (4 bit)
access : read-write

CALGAIN_CH9 : Gain Calibration for channel 9
bits : 24 - 30 (7 bit)
access : read-write


CAL_CH10_11

Calibration for Channel 10 and 11
address_offset : 0x5C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CAL_CH10_11 CAL_CH10_11 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CALOFFS_CH10 CALGAIN_CH10 CALOFFS_CH11 CALGAIN_CH11

CALOFFS_CH10 : Offset Calibration for channel 10
bits : 0 - 3 (4 bit)
access : read-write

CALGAIN_CH10 : Gain Calibration for channel 10
bits : 8 - 14 (7 bit)
access : read-write

CALOFFS_CH11 : Offset Calibration for channel 11
bits : 16 - 19 (4 bit)
access : read-write

CALGAIN_CH11 : Gain Calibration for channel 11
bits : 24 - 30 (7 bit)
access : read-write


FILTCOEFF0_11

Filter Coefficients Measurement Unit Channel 0-11
address_offset : 0x60 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

FILTCOEFF0_11 FILTCOEFF0_11 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CH0 CH1 CH2 CH3 CH4 CH5 CH6 CH7 CH8 CH9 CH10 CH11

CH0 : Filter Coefficients ADC channel 0
bits : 0 - 0 (1 bit)
access : read-write

Enumeration:

0b00 : 1/2

weight of current sample

0b01 : 1/4

weight of current sample

0b10 : 1/8

weight of current sample

0b11 : 1/16

weight of current sample

End of enumeration elements list.

CH1 : Filter Coefficients ADC channel 1
bits : 2 - 2 (1 bit)
access : read-write

Enumeration:

0b00 : 1/2

weight of current sample

0b01 : 1/4

weight of current sample

0b10 : 1/8

weight of current sample

0b11 : 1/16

weight of current sample

End of enumeration elements list.

CH2 : Filter Coefficients ADC channel 2
bits : 4 - 4 (1 bit)
access : read-write

Enumeration:

0b00 : 1/2

weight of current sample

0b01 : 1/4

weight of current sample

0b10 : 1/8

weight of current sample

0b11 : 1/16

weight of current sample

End of enumeration elements list.

CH3 : Filter Coefficients ADC channel 3
bits : 6 - 6 (1 bit)
access : read-write

Enumeration:

0b00 : 1/2

weight of current sample

0b01 : 1/4

weight of current sample

0b10 : 1/8

weight of current sample

0b11 : 1/16

weight of current sample

End of enumeration elements list.

CH4 : Filter Coefficients ADC channel 4
bits : 8 - 8 (1 bit)
access : read-write

Enumeration:

0b00 : 1/2

weight of current sample

0b01 : 1/4

weight of current sample

0b10 : 1/8

weight of current sample

0b11 : 1/16

weight of current sample

End of enumeration elements list.

CH5 : Filter Coefficients ADC channel 5
bits : 10 - 10 (1 bit)
access : read-write

Enumeration:

0b00 : 1/2

weight of current sample

0b01 : 1/4

weight of current sample

0b10 : 1/8

weight of current sample

0b11 : 1/16

weight of current sample

End of enumeration elements list.

CH6 : Filter Coefficients ADC channel 6
bits : 12 - 12 (1 bit)
access : read-write

Enumeration:

0b00 : 1/2

weight of current sample

0b01 : 1/4

weight of current sample

0b10 : 1/8

weight of current sample

0b11 : 1/16

weight of current sample

End of enumeration elements list.

CH7 : Filter Coefficients ADC channel 7
bits : 14 - 14 (1 bit)
access : read-write

Enumeration:

0b00 : 1/2

weight of current sample

0b01 : 1/4

weight of current sample

0b10 : 1/8

weight of current sample

0b11 : 1/16

weight of current sample

End of enumeration elements list.

CH8 : Filter Coefficients ADC channel 8
bits : 16 - 16 (1 bit)
access : read-write

Enumeration:

0b00 : 1/2

weight of current sample

0b01 : 1/4

weight of current sample

0b10 : 1/8

weight of current sample

0b11 : 1/16

weight of current sample

End of enumeration elements list.

CH9 : Filter Coefficients ADC channel 9
bits : 18 - 18 (1 bit)
access : read-write

Enumeration:

0b00 : 1/2

weight of current sample

0b01 : 1/4

weight of current sample

0b10 : 1/8

weight of current sample

0b11 : 1/16

weight of current sample

End of enumeration elements list.

CH10 : Filter Coefficients ADC channel 10
bits : 20 - 20 (1 bit)
access : read-write

Enumeration:

0b00 : 1/2

weight of current sample

0b01 : 1/4

weight of current sample

0b10 : 1/8

weight of current sample

0b11 : 1/16

weight of current sample

End of enumeration elements list.

CH11 : Filter Coefficients ADC channel 11
bits : 22 - 22 (1 bit)
access : read-write

Enumeration:

0b00 : 1/2

weight of current sample

0b01 : 1/4

weight of current sample

0b10 : 1/8

weight of current sample

0b11 : 1/16

weight of current sample

End of enumeration elements list.


IRQS_1

ADC1 Interrupt Status 1 Register
address_offset : 0x64 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

IRQS_1 IRQS_1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 VBATSEN_IS VS_IS MON1_IS MON2_IS MON3_IS MON4_IS MON5_IS P2_1_IS P2_2_IS P2_3_IS P2_6_IS P2_7_IS P2_0_IS EIM_IS ESM_IS DU1LO_IS DU1UP_IS DU2LO_IS DU2UP_IS DU3LO_IS DU3UP_IS DU4LO_IS DU4UP_IS

VBATSEN_IS : ADC1 Channel 1 Interrupt Status
bits : 0 - -1 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No Channel 1 Interrupt has occurred

0b1 : ACTIVE

Channel 1 Interrupt has occurred

End of enumeration elements list.

VS_IS : ADC1 Channel 0 Interrupt Status
bits : 1 - 0 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No Channel 0 Interrupt has occurred

0b1 : ACTIVE

Channel 0 Interrupt has occurred

End of enumeration elements list.

MON1_IS : ADC1 Channel 2 Interrupt Status
bits : 2 - 1 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No Channel 2 Interrupt has occurred

0b1 : ACTIVE

Channel 2 Interrupt has occurred

End of enumeration elements list.

MON2_IS : ADC1 Channel 3 Interrupt Status
bits : 3 - 2 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No Channel 3 Interrupt has occurred

0b1 : ACTIVE

Channel 3 Interrupt has occurred

End of enumeration elements list.

MON3_IS : ADC1 Channel 4 Interrupt Status
bits : 4 - 3 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No Channel 4 Interrupt has occurred

0b1 : ACTIVE

Channel 4 Interrupt has occurred

End of enumeration elements list.

MON4_IS : ADC1 Channel 5 Interrupt Status
bits : 5 - 4 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No Channel 5 Interrupt has occurred

0b1 : ACTIVE

Channel 5 Interrupt has occurred

End of enumeration elements list.

MON5_IS : ADC1 Channel 6 Interrupt Status
bits : 6 - 5 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No Channel 6 Interrupt has occurred

0b1 : ACTIVE

Channel 6 Interrupt has occurred

End of enumeration elements list.

P2_1_IS : ADC1 Channel 7 Interrupt Status
bits : 7 - 6 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No Channel 7 Interrupt has occurred

0b1 : ACTIVE

Channel 7 Interrupt has occurred

End of enumeration elements list.

P2_2_IS : ADC1 Channel 8 Interrupt Status
bits : 8 - 7 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No Channel 8 Interrupt has occurred

0b1 : ACTIVE

Channel 8 Interrupt has occurred

End of enumeration elements list.

P2_3_IS : ADC1 Channel 9 Interrupt Status
bits : 9 - 8 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No Channel 9 Interrupt has occurred

0b1 : ACTIVE

Channel 9 Interrupt has occurred

End of enumeration elements list.

P2_6_IS : ADC1 Channel 10 Interrupt Status
bits : 10 - 9 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No Channel 10 Interrupt has occurred

0b1 : ACTIVE

Channel 10 Interrupt has occurred

End of enumeration elements list.

P2_7_IS : ADC1 Channel 11 Interrupt Status
bits : 11 - 10 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No Channel 11 Interrupt has occurred

0b1 : ACTIVE

Channel 11 Interrupt has occurred

End of enumeration elements list.

P2_0_IS : ADC1 Channel 12 Interrupt Status
bits : 12 - 11 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No Channel 12 Interrupt has occurred

0b1 : ACTIVE

Channel 12 Interrupt has occurred

End of enumeration elements list.

EIM_IS : Exceptional Interrupt Measurement (EIM) Status
bits : 16 - 15 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No EIM occurred

0b1 : ACTIVE

EIM occurred

End of enumeration elements list.

ESM_IS : Exceptional Sequence Measurement (ESM) Status
bits : 17 - 16 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No ESM has occurred

0b1 : ACTIVE

ESM occurred

End of enumeration elements list.

DU1LO_IS : ADC1 Differential Unit 1 (DU1) lower Channel Interrupt Status
bits : 24 - 23 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No DU lower Channel Interrupt has occurred

0b1 : ACTIVE

DU lower Channel Interrupt has occurred

End of enumeration elements list.

DU1UP_IS : ADC1 Differential Unit 1 (DU1) upper Channel Interrupt Status
bits : 25 - 24 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No DU upper Channel Interrupt has occurred

0b1 : ACTIVE

DU upper Channel Interrupt has occurred

End of enumeration elements list.

DU2LO_IS : ADC1 Differential Unit 2 (DU2) lower Channel Interrupt Status
bits : 26 - 25 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No DU lower Channel Interrupt has occurred

0b1 : ACTIVE

DU lower Channel Interrupt has occurred

End of enumeration elements list.

DU2UP_IS : ADC1 Differential Unit 2 (DU2) upper Channel Interrupt Status
bits : 27 - 26 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No DU upper Channel Interrupt has occurred

0b1 : ACTIVE

DU upper Channel Interrupt has occurred

End of enumeration elements list.

DU3LO_IS : ADC1 Differential Unit 3 (DU3) lower Channel Interrupt Status
bits : 28 - 27 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No DU lower Channel Interrupt has occurred

0b1 : ACTIVE

DU lower Channel Interrupt has occurred

End of enumeration elements list.

DU3UP_IS : ADC1 Differential Unit 3 (DU3) upper Channel Interrupt Status
bits : 29 - 28 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No DU upper Channel Interrupt has occurred

0b1 : ACTIVE

DU upper Channel Interrupt has occurred

End of enumeration elements list.

DU4LO_IS : ADC1 Differential Unit 4 (DU4) lower Channel Interrupt Status
bits : 30 - 29 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No DU lower Channel Interrupt has occurred

0b1 : ACTIVE

DU lower Channel Interrupt has occurred

End of enumeration elements list.

DU4UP_IS : ADC1 Differential Unit 4 (DU4) upper Channel Interrupt Status
bits : 31 - 30 (0 bit)
access : read-write

Enumeration:

0b0 : INACTIVE

No DU upper Channel Interrupt has occurred

0b1 : ACTIVE

DU upper Channel Interrupt has occurred

End of enumeration elements list.


IRQEN_1

ADC1 Interrupt Enable 1 Register
address_offset : 0x68 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

IRQEN_1 IRQEN_1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 VBATSEN_IEN VS_IEN MON1_IEN MON2_IEN MON3_IEN MON4_IEN MON5_IEN P2_1_IEN P2_2_IEN P2_3_IEN P2_6_IEN P2_7_IEN P2_0_IEN EIM_IEN ESM_IEN DU1LO_IEN DU1UP_IEN DU2LO_IEN DU2UP_IEN DU3LO_IEN DU3UP_IEN DU4LO_IEN DU4UP_IEN

VBATSEN_IEN : ADC1 VBAT_SENSE Interrupt Enable
bits : 0 - -1 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

VS_IEN : ADC1 VS Interrupt Enable
bits : 1 - 0 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

MON1_IEN : ADC1 MON 1 Interrupt Enable
bits : 2 - 1 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

MON2_IEN : ADC1 MON 2 Interrupt Enable
bits : 3 - 2 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

MON3_IEN : ADC1 MON 3 Interrupt Enable
bits : 4 - 3 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

MON4_IEN : ADC1 MON 4 Interrupt Enable
bits : 5 - 4 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

MON5_IEN : ADC1 MON 5 Interrupt Enable
bits : 6 - 5 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

P2_1_IEN : ADC1 Port 2.1 Interrupt Enable
bits : 7 - 6 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

P2_2_IEN : ADC1 Port 2.2 Interrupt Enable
bits : 8 - 7 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

P2_3_IEN : ADC1 Port 2.3 Interrupt Enable
bits : 9 - 8 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

P2_6_IEN : ADC1 Port 2.6 Interrupt Enable
bits : 10 - 9 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

P2_7_IEN : ADC1 Port 2.7 Interrupt Enable
bits : 11 - 10 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

P2_0_IEN : ADC1 Port 2.0 Interrupt Enable
bits : 12 - 11 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

EIM_IEN : Exceptional Interrupt Measurement (EIM) Interrupt Enable
bits : 16 - 15 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

ESM_IEN : Exceptional Sequence Measurement (ESM) Interrupt Enable
bits : 17 - 16 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

DU1LO_IEN : Differential Unit 1 lower Interrupt Enable
bits : 24 - 23 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

DU1UP_IEN : Differential Unit 1 upper Interrupt Enable
bits : 25 - 24 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

DU2LO_IEN : Differential Unit 2 lower Interrupt Enable
bits : 26 - 25 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

DU2UP_IEN : Differential Unit 2 upper Interrupt Enable
bits : 27 - 26 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

DU3LO_IEN : Differential Unit 3 lower Interrupt Enable
bits : 28 - 27 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

DU3UP_IEN : Differential Unit 3 upper Interrupt Enable
bits : 29 - 28 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

DU4LO_IEN : Differential Unit 4 lower Interrupt Enable
bits : 30 - 29 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.

DU4UP_IEN : Differential Unit 4 upper Interrupt Enable
bits : 31 - 30 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLED

Interrupt disabled

0b1 : ENABLED

Interrupt enabled

End of enumeration elements list.


IRQCLR_1

ADC1 Interrupt Status Clear 1 Register
address_offset : 0x6C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

IRQCLR_1 IRQCLR_1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 VBATSEN_ISC VS_ISC MON1_ISC MON2_ISC MON3_ISC MON4_ISC MON5_ISC P2_1_ISC P2_2_ISC P2_3_ISC P2_6_ISC P2_7_ISC P2_0_ISC EIM_ISC ESM_ISC DU1LO_ISC DU1UP_ISC DU2LO_ISC DU2UP_ISC DU3LO_ISC DU3UP_ISC DU4LO_ISC DU4UP_ISC

VBATSEN_ISC : ADC1 VBAT_SENSE Interrupt Status Clear
bits : 0 - -1 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

VS_ISC : ADC1 VS Interrupt Status Clear
bits : 1 - 0 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

MON1_ISC : ADC1 MON 1 Interrupt Status Clear
bits : 2 - 1 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

MON2_ISC : ADC1 MON 2 Interrupt Status Clear
bits : 3 - 2 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

MON3_ISC : ADC1 MON 3 Interrupt Status Clear
bits : 4 - 3 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

MON4_ISC : ADC1 MON 4 Interrupt Status Clear
bits : 5 - 4 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

MON5_ISC : ADC1 MON 5 Interrupt Status Clear
bits : 6 - 5 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

P2_1_ISC : ADC1 Port 2.1 Interrupt Status Clear
bits : 7 - 6 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

P2_2_ISC : ADC1 Port 2.2 Interrupt Status Clear
bits : 8 - 7 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

P2_3_ISC : ADC1 Port 2.3 Interrupt Status Clear
bits : 9 - 8 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

P2_6_ISC : ADC1 Port 2.6 Interrupt Status Clear
bits : 10 - 9 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

P2_7_ISC : ADC1 Port 2.7 Interrupt Status Clear
bits : 11 - 10 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

P2_0_ISC : ADC1 Port 2.0 Interrupt Status Clear
bits : 12 - 11 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

EIM_ISC : Exceptional Interrupt Measurement (EIM) Status Clear
bits : 16 - 15 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

No EIM cleared

0b1 : ACTIVE

EIM cleared

End of enumeration elements list.

ESM_ISC : Exceptional Sequence Measurement (ESM) Status Clear
bits : 17 - 16 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

No ESM has cleared

0b1 : ACTIVE

ESM cleared

End of enumeration elements list.

DU1LO_ISC : Differential Unit 1 lower Interrupt Status Clear
bits : 24 - 23 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

DU1UP_ISC : Differential Unit 1 lower Interrupt Status Clear
bits : 25 - 24 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

DU2LO_ISC : Differential Unit 2 lower Interrupt Status Clear
bits : 26 - 25 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

DU2UP_ISC : Differential Unit 2 lower Interrupt Status Clear
bits : 27 - 26 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

DU3LO_ISC : Differential Unit 3 lower Interrupt Status Clear
bits : 28 - 27 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

DU3UP_ISC : Differential Unit 3 lower Interrupt Status Clear
bits : 29 - 28 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

DU4LO_ISC : Differential Unit 4 lower Interrupt Status Clear
bits : 30 - 29 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.

DU4UP_ISC : Differential Unit 4 lower Interrupt Status Clear
bits : 31 - 30 (0 bit)
access : write-only

Enumeration:

0b0 : INACTIVE

interrupt status is not cleared

0b1 : ACTIVE

interrupt status is cleared

End of enumeration elements list.


FILT_OUT0

ADC1 or Filter Output Channel 0
address_offset : 0x70 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

FILT_OUT0 FILT_OUT0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 FILT_OUT_CH0 WFR0 VF0 OF0

FILT_OUT_CH0 : ADC or filter output value channel 0
bits : 0 - 10 (11 bit)
access : read-only

WFR0 : Wait for Read Mode
bits : 16 - 15 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLE

overwrite mode

0b1 : ENABLE

wait for read mode enabled

End of enumeration elements list.

VF0 : Valid Flag
bits : 17 - 16 (0 bit)
access : read-only

Enumeration:

0b0 : NOT VALID

No new valid data available

0b1 : VALID

Result register contains valid data and has not yet been read

End of enumeration elements list.

OF0 : Overrun Flag
bits : 18 - 17 (0 bit)
access : read-only

Enumeration:

0b0 : NO OVERRUN

Result register not overwritten

0b1 : OVERRUN

Result register overwritten

End of enumeration elements list.


FILT_OUT1

ADC1 or Filter Output Channel 1
address_offset : 0x74 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

FILT_OUT1 FILT_OUT1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 FILT_OUT_CH1 WFR1 VF1 OF1

FILT_OUT_CH1 : ADC or filter output value channel 1
bits : 0 - 10 (11 bit)
access : read-only

WFR1 : Wait for Read Mode
bits : 16 - 15 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLE

overwrite mode

0b1 : ENABLE

wait for read mode enabled

End of enumeration elements list.

VF1 : Valid Flag
bits : 17 - 16 (0 bit)
access : read-only

Enumeration:

0b0 : NOT VALID

No new valid data available

0b1 : VALID

Result register contains valid data and has not yet been read

End of enumeration elements list.

OF1 : Overrun Flag
bits : 18 - 17 (0 bit)
access : read-only

Enumeration:

0b0 : NO OVERRUN

Result register not overwritten

0b1 : OVERRUN

Result register overwritten

End of enumeration elements list.


FILT_OUT2

ADC1 or Filter Output Channel 2
address_offset : 0x78 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

FILT_OUT2 FILT_OUT2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 FILT_OUT_CH2 WFR2 VF2 OF2

FILT_OUT_CH2 : ADC or filter output value channel 2
bits : 0 - 10 (11 bit)
access : read-only

WFR2 : Wait for Read Mode
bits : 16 - 15 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLE

overwrite mode

0b1 : ENABLE

wait for read mode enabled

End of enumeration elements list.

VF2 : Valid Flag
bits : 17 - 16 (0 bit)
access : read-only

Enumeration:

0b0 : NOT VALID

No new valid data available

0b1 : VALID

Result register contains valid data and has not yet been read

End of enumeration elements list.

OF2 : Overrun Flag
bits : 18 - 17 (0 bit)
access : read-only

Enumeration:

0b0 : NO OVERRUN

Result register not overwritten

0b1 : OVERRUN

Result register overwritten

End of enumeration elements list.


FILT_OUT3

ADC1 or Filter Output Channel 3
address_offset : 0x7C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

FILT_OUT3 FILT_OUT3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 FILT_OUT_CH3 WFR3 VF3 OF3

FILT_OUT_CH3 : ADC or filter output value channel 3
bits : 0 - 10 (11 bit)
access : read-only

WFR3 : Wait for Read Mode
bits : 16 - 15 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLE

overwrite mode

0b1 : ENABLE

wait for read mode enabled

End of enumeration elements list.

VF3 : Valid Flag
bits : 17 - 16 (0 bit)
access : read-only

Enumeration:

0b0 : NOT VALID

No new valid data available

0b1 : VALID

Result register contains valid data and has not yet been read

End of enumeration elements list.

OF3 : Overrun Flag
bits : 18 - 17 (0 bit)
access : read-only

Enumeration:

0b0 : NO OVERRUN

Result register not overwritten

0b1 : OVERRUN

Result register overwritten

End of enumeration elements list.


CHx_EIM

Channel Setting Bits for Exceptional Interrupt Measurement
address_offset : 0x8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHx_EIM CHx_EIM read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 EIM_CHx EIM_REP EIM_EN ADC1_EIM_TRIG_SEL

EIM_CHx : Channel set for exceptional interrupt measurement (EIM)
bits : 0 - 2 (3 bit)
access : read-write

Enumeration:

0b0000 : CH0_EN

Channel 0 enable

0b0001 : CH1_EN

Channel 1 enable

0b0010 : CH2_EN

Channel 2 enable

0b0011 : CH3_EN

Channel 3 enable

0b0100 : CH4_EN

Channel 4 enable

0b0101 : CH5_EN

Channel 5 enable

0b0110 : CH6_EN

Channel 6 enable

0b0111 : CH7_EN

Channel 7 enable

0b1000 : CH8_EN

Channel 8 enable

0b1001 : CH9_EN

Channel 9 enable

0b1010 : CH10_EN

Channel 10 enable

0b1011 : CH11_EN

Channel 11 enable

0b1100 : rfu

reserved for future use

End of enumeration elements list.

EIM_REP : Repeat count for exceptional interrupt measurement (EIM)
bits : 8 - 9 (2 bit)
access : read-write

Enumeration:

0b000 : 1

Measurements

0b001 : 2

Measurements

0b010 : 4

Measurements

0b011 : 8

Measurements

0b100 : 16

Measurements

0b101 : 32

Measurements

0b110 : 64

Measurements

0b111 : 128

Measurements

End of enumeration elements list.

EIM_EN : Exceptional interrupt measurement (EIM) Trigger Event enable
bits : 11 - 10 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLE

start of EIM disabled

0b1 : ENABLE

start of IEM enabled

End of enumeration elements list.

ADC1_EIM_TRIG_SEL : Trigger selection for exceptional interrupt measurement (EIM)
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

0b000 : NONE

None

0b001 : COUT63

None

0b010 : GPT12_T6OUT

None

0b011 : GPT12_T3OUT

None

0b100 : T2

t2_adc_trigger

0b101 : T21

t21_adc_trigger

End of enumeration elements list.


FILT_OUT4

ADC1 or Filter Output Channel 4
address_offset : 0x80 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

FILT_OUT4 FILT_OUT4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 FILT_OUT_CH4 WFR4 VF4 OF4

FILT_OUT_CH4 : ADC or filter output value channel 4
bits : 0 - 10 (11 bit)
access : read-only

WFR4 : Wait for Read Mode
bits : 16 - 15 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLE

overwrite mode

0b1 : ENABLE

wait for read mode enabled

End of enumeration elements list.

VF4 : Valid Flag
bits : 17 - 16 (0 bit)
access : read-only

Enumeration:

0b0 : NOT VALID

No new valid data available

0b1 : VALID

Result register contains valid data and has not yet been read

End of enumeration elements list.

OF4 : Overrun Flag
bits : 18 - 17 (0 bit)
access : read-only

Enumeration:

0b0 : NO OVERRUN

Result register not overwritten

0b1 : OVERRUN

Result register overwritten

End of enumeration elements list.


FILT_OUT5

ADC1 or Filter Output Channel 5
address_offset : 0x84 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

FILT_OUT5 FILT_OUT5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 FILT_OUT_CH5 WFR5 VF5 OF5

FILT_OUT_CH5 : ADC or filter output value channel 5
bits : 0 - 10 (11 bit)
access : read-only

WFR5 : Wait for Read Mode
bits : 16 - 15 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLE

overwrite mode

0b1 : ENABLE

wait for read mode enabled

End of enumeration elements list.

VF5 : Valid Flag
bits : 17 - 16 (0 bit)
access : read-only

Enumeration:

0b0 : NOT VALID

No new valid data available

0b1 : VALID

Result register contains valid data and has not yet been read

End of enumeration elements list.

OF5 : Overrun Flag
bits : 18 - 17 (0 bit)
access : read-only

Enumeration:

0b0 : NO OVERRUN

Result register not overwritten

0b1 : OVERRUN

Result register overwritten

End of enumeration elements list.


FILT_OUT6

ADC1 or Filter Output Channel 6
address_offset : 0x88 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

FILT_OUT6 FILT_OUT6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 FILT_OUT_CH6 WFR6 VF6 OF6

FILT_OUT_CH6 : ADC or filter output value channel 6
bits : 0 - 10 (11 bit)
access : read-only

WFR6 : Wait for Read Mode
bits : 16 - 15 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLE

overwrite mode

0b1 : ENABLE

wait for read mode enabled

End of enumeration elements list.

VF6 : Valid Flag
bits : 17 - 16 (0 bit)
access : read-only

Enumeration:

0b0 : NOT VALID

No new valid data available

0b1 : VALID

Result register contains valid data and has not yet been read

End of enumeration elements list.

OF6 : Overrun Flag
bits : 18 - 17 (0 bit)
access : read-only

Enumeration:

0b0 : NO OVERRUN

Result register not overwritten

0b1 : OVERRUN

Result register overwritten

End of enumeration elements list.


FILT_OUT7

ADC1 or Filter Output Channel 7
address_offset : 0x8C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

FILT_OUT7 FILT_OUT7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 FILT_OUT_CH7 WFR7 VF7 OF7

FILT_OUT_CH7 : ADC or filter output value channel 7
bits : 0 - 10 (11 bit)
access : read-only

WFR7 : Wait for Read Mode
bits : 16 - 15 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLE

overwrite mode

0b1 : ENABLE

wait for read mode enabled

End of enumeration elements list.

VF7 : Valid Flag
bits : 17 - 16 (0 bit)
access : read-only

Enumeration:

0b0 : NOT VALID

No new valid data available

0b1 : VALID

Result register contains valid data and has not yet been read

End of enumeration elements list.

OF7 : Overrun Flag
bits : 18 - 17 (0 bit)
access : read-only

Enumeration:

0b0 : NO OVERRUN

Result register not overwritten

0b1 : OVERRUN

Result register overwritten

End of enumeration elements list.


FILT_OUT8

ADC1 or Filter Output Channel 8
address_offset : 0x90 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

FILT_OUT8 FILT_OUT8 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 FILT_OUT_CH8 WFR8 VF8 OF8

FILT_OUT_CH8 : ADC or filter output value channel 8
bits : 0 - 10 (11 bit)
access : read-only

WFR8 : Wait for Read Mode
bits : 16 - 15 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLE

overwrite mode

0b1 : ENABLE

wait for read mode enabled

End of enumeration elements list.

VF8 : Valid Flag
bits : 17 - 16 (0 bit)
access : read-only

Enumeration:

0b0 : NOT VALID

No new valid data available

0b1 : VALID

Result register contains valid data and has not yet been read

End of enumeration elements list.

OF8 : Overrun Flag
bits : 18 - 17 (0 bit)
access : read-only

Enumeration:

0b0 : NO OVERRUN

Result register not overwritten

0b1 : OVERRUN

Result register overwritten

End of enumeration elements list.


FILT_OUT9

ADC1 or Filter Output Channel 9
address_offset : 0x94 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

FILT_OUT9 FILT_OUT9 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 FILT_OUT_CH9 WFR9 VF9 OF9

FILT_OUT_CH9 : ADC or filter output value channel 9
bits : 0 - 10 (11 bit)
access : read-only

WFR9 : Wait for Read Mode
bits : 16 - 15 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLE

overwrite mode

0b1 : ENABLE

wait for read mode enabled

End of enumeration elements list.

VF9 : Valid Flag
bits : 17 - 16 (0 bit)
access : read-only

Enumeration:

0b0 : NOT VALID

No new valid data available

0b1 : VALID

Result register contains valid data and has not yet been read

End of enumeration elements list.

OF9 : Overrun Flag
bits : 18 - 17 (0 bit)
access : read-only

Enumeration:

0b0 : NO OVERRUN

Result register not overwritten

0b1 : OVERRUN

Result register overwritten

End of enumeration elements list.


FILT_OUT10

ADC1 or Filter Output Channel 10
address_offset : 0x98 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

FILT_OUT10 FILT_OUT10 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 FILT_OUT_CH10 WFR10 VF10 OF10

FILT_OUT_CH10 : ADC or filter output value channel 10
bits : 0 - 10 (11 bit)
access : read-only

WFR10 : Wait for Read Mode
bits : 16 - 15 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLE

overwrite mode

0b1 : ENABLE

wait for read mode enabled

End of enumeration elements list.

VF10 : Valid Flag
bits : 17 - 16 (0 bit)
access : read-only

Enumeration:

0b0 : NOT VALID

No new valid data available

0b1 : VALID

Result register contains valid data and has not yet been read

End of enumeration elements list.

OF10 : Overrun Flag
bits : 18 - 17 (0 bit)
access : read-only

Enumeration:

0b0 : NO OVERRUN

Result register not overwritten

0b1 : OVERRUN

Result register overwritten

End of enumeration elements list.


FILT_OUT11

ADC1 or Filter Output Channel 11
address_offset : 0x9C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

FILT_OUT11 FILT_OUT11 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 FILT_OUT_CH11 WFR11 VF11 OF11

FILT_OUT_CH11 : ADC or filter output value channel 11
bits : 0 - 10 (11 bit)
access : read-only

WFR11 : Wait for Read Mode
bits : 16 - 15 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLE

overwrite mode

0b1 : ENABLE

wait for read mode enabled

End of enumeration elements list.

VF11 : Valid Flag
bits : 17 - 16 (0 bit)
access : read-only

Enumeration:

0b0 : NOT VALID

No new valid data available

0b1 : VALID

Result register contains valid data and has not yet been read

End of enumeration elements list.

OF11 : Overrun Flag
bits : 18 - 17 (0 bit)
access : read-only

Enumeration:

0b0 : NO OVERRUN

Result register not overwritten

0b1 : OVERRUN

Result register overwritten

End of enumeration elements list.


DIFFCH_OUT1

ADC1 Differential Channel Output 1
address_offset : 0xA0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DIFFCH_OUT1 DIFFCH_OUT1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DCH1 DWFR1 DVF1 DOF1

DCH1 : ADC differential output value 1
bits : 0 - 10 (11 bit)
access : read-only

DWFR1 : Wait for Read Mode
bits : 16 - 15 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLE

overwrite mode

0b1 : ENABLE

wait for read mode enabled

End of enumeration elements list.

DVF1 : Valid Flag
bits : 17 - 16 (0 bit)
access : read-only

Enumeration:

0b0 : NOT VALID

No new valid data available

0b1 : VALID

Result register contains valid data and has not yet been read

End of enumeration elements list.

DOF1 : Overrun Flag
bits : 18 - 17 (0 bit)
access : read-only

Enumeration:

0b0 : NO OVERRUN

Result register not overwritten

0b1 : OVERRUN

Result register overwritten

End of enumeration elements list.


DIFFCH_OUT2

ADC1 Differential Channel Output 2
address_offset : 0xA4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DIFFCH_OUT2 DIFFCH_OUT2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DCH2 DWFR2 DVF2 DOF2

DCH2 : ADC differential output value 2
bits : 0 - 10 (11 bit)
access : read-only

DWFR2 : Wait for Read Mode
bits : 16 - 15 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLE

overwrite mode

0b1 : ENABLE

wait for read mode enabled

End of enumeration elements list.

DVF2 : Valid Flag
bits : 17 - 16 (0 bit)
access : read-only

Enumeration:

0b0 : NOT VALID

No new valid data available

0b1 : VALID

Result register contains valid data and has not yet been read

End of enumeration elements list.

DOF2 : Overrun Flag
bits : 18 - 17 (0 bit)
access : read-only

Enumeration:

0b0 : NO OVERRUN

Result register not overwritten

0b1 : OVERRUN

Result register overwritten

End of enumeration elements list.


DIFFCH_OUT3

ADC1 Differential Channel Output 3
address_offset : 0xA8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DIFFCH_OUT3 DIFFCH_OUT3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DCH3 DWFR3 DVF3 DOF3

DCH3 : ADC differential output value 3
bits : 0 - 10 (11 bit)
access : read-only

DWFR3 : Wait for Read Mode
bits : 16 - 15 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLE

overwrite mode

0b1 : ENABLE

wait for read mode enabled

End of enumeration elements list.

DVF3 : Valid Flag
bits : 17 - 16 (0 bit)
access : read-only

Enumeration:

0b0 : NOT VALID

No new valid data available

0b1 : VALID

Result register contains valid data and has not yet been read

End of enumeration elements list.

DOF3 : Overrun Flag
bits : 18 - 17 (0 bit)
access : read-only

Enumeration:

0b0 : NO OVERRUN

Result register not overwritten

0b1 : OVERRUN

Result register overwritten

End of enumeration elements list.


DIFFCH_OUT4

ADC1 Differential Channel Output 4
address_offset : 0xAC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DIFFCH_OUT4 DIFFCH_OUT4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DCH4 DWFR4 DVF4 DOF4

DCH4 : ADC differential output value 4
bits : 0 - 10 (11 bit)
access : read-only

DWFR4 : Wait for Read Mode
bits : 16 - 15 (0 bit)
access : read-write

Enumeration:

0b0 : DISABLE

overwrite mode

0b1 : ENABLE

wait for read mode enabled

End of enumeration elements list.

DVF4 : Valid Flag
bits : 17 - 16 (0 bit)
access : read-only

Enumeration:

0b0 : NOT VALID

No new valid data available

0b1 : VALID

Result register contains valid data and has not yet been read

End of enumeration elements list.

DOF4 : Overrun Flag
bits : 18 - 17 (0 bit)
access : read-only

Enumeration:

0b0 : NO OVERRUN

Result register not overwritten

0b1 : OVERRUN

Result register overwritten

End of enumeration elements list.


FILT_UP_CTRL

Upper Threshold Filter Enable
address_offset : 0xB0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

FILT_UP_CTRL FILT_UP_CTRL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 FU_CH0_EN FU_CH1_EN FU_CH2_EN FU_CH3_EN FU_CH4_EN FU_CH5_EN FU_CH6_EN FU_CH7_EN FU_CH8_EN FU_CH9_EN FU_CH10_EN FU_CH11_EN

FU_CH0_EN : Upper threshold IIR filter enable Channel 0
bits : 0 - -1 (0 bit)
access : read-write

Enumeration:

0b0 : value1

disable

0b1 : value2

enable

End of enumeration elements list.

FU_CH1_EN : Upper threshold IIR filter enable Channel 1
bits : 1 - 0 (0 bit)
access : read-write

Enumeration:

0b0 : value1

disable

0b1 : value2

enable

End of enumeration elements list.

FU_CH2_EN : Upper threshold IIR filter enable Channel 2
bits : 2 - 1 (0 bit)
access : read-write

Enumeration:

0b0 : value1

disable

0b1 : value2

enable

End of enumeration elements list.

FU_CH3_EN : Upper threshold IIR filter enable Channel 3
bits : 3 - 2 (0 bit)
access : read-write

Enumeration:

0b0 : value1

disable

0b1 : value2

enable

End of enumeration elements list.

FU_CH4_EN : Upper threshold IIR filter enable Channel 4
bits : 4 - 3 (0 bit)
access : read-write

Enumeration:

0b0 : value1

disable

0b1 : value2

enable

End of enumeration elements list.

FU_CH5_EN : Upper threshold IIR filter enable Channel 5
bits : 5 - 4 (0 bit)
access : read-write

Enumeration:

0b0 : value1

disable

0b1 : value2

enable

End of enumeration elements list.

FU_CH6_EN : Upper threshold IIR filter enable Channel 6
bits : 6 - 5 (0 bit)
access : read-write

Enumeration:

0b0 : value1

disable

0b1 : value2

enable

End of enumeration elements list.

FU_CH7_EN : Upper threshold IIR filter enable Channel 7
bits : 7 - 6 (0 bit)
access : read-write

Enumeration:

0b0 : value1

disable

0b1 : value2

enable

End of enumeration elements list.

FU_CH8_EN : Upper threshold IIR filter enable Channel 8
bits : 8 - 7 (0 bit)
access : read-write

Enumeration:

0b0 : value1

disable

0b1 : value2

enable

End of enumeration elements list.

FU_CH9_EN : Upper threshold IIR filter enable Channel 9
bits : 9 - 8 (0 bit)
access : read-write

Enumeration:

0b0 : value1

disable

0b1 : value2

enable

End of enumeration elements list.

FU_CH10_EN : Upper threshold IIR filter enable Channel 10
bits : 10 - 9 (0 bit)
access : read-write

Enumeration:

0b0 : value1

disable

0b1 : value2

enable

End of enumeration elements list.

FU_CH11_EN : Upper threshold IIR filter enable Channel 11
bits : 11 - 10 (0 bit)
access : read-write

Enumeration:

0b0 : value1

disable

0b1 : value2

enable

End of enumeration elements list.


FILT_LO_CTRL

Lower Threshold Filter Enable
address_offset : 0xB4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

FILT_LO_CTRL FILT_LO_CTRL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 FL_CH0_EN FL_CH1_EN FL_CH2_EN FL_CH3_EN FL_CH4_EN FL_CH5_EN FL_CH6_EN FL_CH7_EN FL_CH8_EN FL_CH9_EN FL_CH10_EN FL_CH11_EN

FL_CH0_EN : Lower threshold IIR filter enable Channel 0
bits : 0 - -1 (0 bit)
access : read-write

Enumeration:

0b0 : value1

disable

0b1 : value2

enable

End of enumeration elements list.

FL_CH1_EN : Lower threshold IIR filter enable Channel 1
bits : 1 - 0 (0 bit)
access : read-write

Enumeration:

0b0 : value1

disable

0b1 : value2

enable

End of enumeration elements list.

FL_CH2_EN : Lower threshold IIR filter enable Channel 2
bits : 2 - 1 (0 bit)
access : read-write

Enumeration:

0b0 : value1

disable

0b1 : value2

enable

End of enumeration elements list.

FL_CH3_EN : Lower threshold IIR filter enable Channel 3
bits : 3 - 2 (0 bit)
access : read-write

Enumeration:

0b0 : value1

disable

0b1 : value2

enable

End of enumeration elements list.

FL_CH4_EN : Lower threshold IIR filter enable Channel 4
bits : 4 - 3 (0 bit)
access : read-write

Enumeration:

0b0 : value1

disable

0b1 : value2

enable

End of enumeration elements list.

FL_CH5_EN : Lower threshold IIR filter enable Channel 5
bits : 5 - 4 (0 bit)
access : read-write

Enumeration:

0b0 : value1

disable

0b1 : value2

enable

End of enumeration elements list.

FL_CH6_EN : Lower threshold IIR filter enable Channel 6
bits : 6 - 5 (0 bit)
access : read-write

Enumeration:

0b0 : value1

disable

0b1 : value2

enable

End of enumeration elements list.

FL_CH7_EN : Lower threshold IIR filter enable Channel 7
bits : 7 - 6 (0 bit)
access : read-write

Enumeration:

0b0 : value1

disable

0b1 : value2

enable

End of enumeration elements list.

FL_CH8_EN : Lower threshold IIR filter enable Channel 8
bits : 8 - 7 (0 bit)
access : read-write

Enumeration:

0b0 : value1

disable

0b1 : value2

enable

End of enumeration elements list.

FL_CH9_EN : Lower threshold IIR filter enable Channel 9
bits : 9 - 8 (0 bit)
access : read-write

Enumeration:

0b0 : value1

disable

0b1 : value2

enable

End of enumeration elements list.

FL_CH10_EN : Lower threshold IIR filter enable Channel 10
bits : 10 - 9 (0 bit)
access : read-write

Enumeration:

0b0 : value1

disable

0b1 : value2

enable

End of enumeration elements list.

FL_CH11_EN : Lower threshold IIR filter enable Channel 11
bits : 11 - 10 (0 bit)
access : read-write

Enumeration:

0b0 : value1

disable

0b1 : value2

enable

End of enumeration elements list.


CHx_ESM

Channel Setting Bits for Exceptional Sequence Measurement
address_offset : 0xC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHx_ESM CHx_ESM read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ESM_0 ADC1_ESM_TRIG_SEL ESM_EN ESM_STS

ESM_0 : Channel Sequence for Exceptional Sequence Measurement (ESM)
bits : 0 - 10 (11 bit)
access : read-write

Enumeration:

0b000000000001 : CH0_EN

Channel 0 enable

0b000000000010 : CH1_EN

Channel 1 enable

0b000000000100 : CH2_EN

Channel 2 enable

0b000000001000 : CH3_EN

Channel 3 enable

0b000000010000 : CH4_EN

Channel 4 enable

0b000000100000 : CH5_EN

Channel 5 enable

0b000001000000 : CH6_EN

Channel 6 enable

0b000010000000 : CH7_EN

Channel 7 enable

0b000100000000 : CH8_EN

Channel 8 enable

0b001000000000 : CH9_EN

Channel 9 enable

0b010000000000 : CH10_EN

Channel 10 enable

0b100000000000 : CH11_EN

Channel 11 enable

End of enumeration elements list.

ADC1_ESM_TRIG_SEL : Trigger selection for exceptional interrupt measurement (ESM)
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

0b000 : NONE

None

0b001 : COUT63

None

0b010 : GPT12_T6OUT

None

0b011 : GPT12_T3OUT

None

0b100 : T2

t2_adc_trigger

0b101 : T21

t21_adc_trigger

End of enumeration elements list.

ESM_EN : Enable for Exceptional Sequence Measurement Trigger Event
bits : 30 - 29 (0 bit)
access : read-write

Enumeration:

0b0 : Disable

start of ESM disabled

0b1 : Enable

start of ESM enabled

End of enumeration elements list.

ESM_STS : Exceptional Sequence Measurement is finished
bits : 31 - 30 (0 bit)
access : read-write

Enumeration:

0b0 : not active

Exceptional Sequence Measurement not done

0b1 : done

Exceptional Sequence Measurement done

End of enumeration elements list.


TH8_11_LOWER

Lower Comparator Trigger Level Channel 8-11
address_offset : 0xC0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TH8_11_LOWER TH8_11_LOWER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CH8_LOW CH9_LOW CH10_LOW CH11_LOW

CH8_LOW : Channel 8 lower trigger level
bits : 0 - 6 (7 bit)
access : read-write

Enumeration:

0x00 : value1

Min. threshold value

0xFF : value2

Max. threshold value

End of enumeration elements list.

CH9_LOW : Channel 9 lower trigger level
bits : 8 - 14 (7 bit)
access : read-write

Enumeration:

0x00 : value1

Min. threshold value

0xFF : value2

Max. threshold value

End of enumeration elements list.

CH10_LOW : Channel 10 lower trigger level
bits : 16 - 22 (7 bit)
access : read-write

Enumeration:

0x00 : value1

Min. threshold value

0xFF : value2

Max. threshold value

End of enumeration elements list.

CH11_LOW : Channel 11 lower trigger level
bits : 24 - 30 (7 bit)
access : read-write

Enumeration:

0x00 : value1

Min. threshold value

0xFF : value2

Max. threshold value

End of enumeration elements list.


DCHTH1_4_LOWER

Lower Comparator Trigger Level Differential Channel 1-4
address_offset : 0xC4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DCHTH1_4_LOWER DCHTH1_4_LOWER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DCH1_LOW DCH2_LOW DCH3_LOW DCH4_LOW

DCH1_LOW : Differential Channel 1 lower trigger level
bits : 0 - 6 (7 bit)
access : read-write

Enumeration:

0x00 : value1

Min. threshold value

0xFF : value2

Max. threshold value

End of enumeration elements list.

DCH2_LOW : Differential Channel 2 lower trigger level
bits : 8 - 14 (7 bit)
access : read-write

Enumeration:

0x00 : value1

Min. threshold value

0xFF : value2

Max. threshold value

End of enumeration elements list.

DCH3_LOW : Differential Channel 3 lower trigger level
bits : 16 - 22 (7 bit)
access : read-write

Enumeration:

0x00 : value1

Min. threshold value

0xFF : value2

Max. threshold value

End of enumeration elements list.

DCH4_LOW : Differential Channel 4 lower trigger level
bits : 24 - 30 (7 bit)
access : read-write

Enumeration:

0x00 : value1

Min. threshold value

0xFF : value2

Max. threshold value

End of enumeration elements list.


TH0_3_UPPER

Upper Comparator Trigger Level Channel 0-3
address_offset : 0xC8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TH0_3_UPPER TH0_3_UPPER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CH0_UP CH1_UP CH2_UP CH3_UP

CH0_UP : Channel 0 upper trigger level
bits : 0 - 6 (7 bit)
access : read-write

Enumeration:

0x00 : value1

min. threshold value = 0

0xFF : value2

max. threshold value = 255

End of enumeration elements list.

CH1_UP : Channel 1 upper trigger level
bits : 8 - 14 (7 bit)
access : read-write

Enumeration:

0x00 : value1

min. threshold value = 0

0xFF : value2

max. threshold value = 255

End of enumeration elements list.

CH2_UP : Channel 2 upper trigger level
bits : 16 - 22 (7 bit)
access : read-write

Enumeration:

0x00 : value1

min. threshold value = 0

0xFF : value2

max. threshold value = 255

End of enumeration elements list.

CH3_UP : Channel 3 upper trigger level
bits : 24 - 30 (7 bit)
access : read-write

Enumeration:

0x00 : value1

min. threshold value = 0

0xFF : value2

max. threshold value = 255

End of enumeration elements list.


TH4_7_UPPER

Upper Comparator Trigger Level Channel 4-7
address_offset : 0xCC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TH4_7_UPPER TH4_7_UPPER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CH4_UP CH5_UP CH6_UP CH7_UP

CH4_UP : Channel 4 upper trigger level
bits : 0 - 6 (7 bit)
access : read-write

Enumeration:

0x00 : value1

min. threshold value = 0

0xFF : value2

max. threshold value = 255

End of enumeration elements list.

CH5_UP : Channel 5 upper trigger level
bits : 8 - 14 (7 bit)
access : read-write

Enumeration:

0x00 : value1

min. threshold value = 0

0xFF : value2

max. threshold value = 255

End of enumeration elements list.

CH6_UP : Channel 6upper trigger level
bits : 16 - 22 (7 bit)
access : read-write

Enumeration:

0x00 : value1

min. threshold value = 0

0xFF : value2

max. threshold value = 255

End of enumeration elements list.

CH7_UP : Channel 7 upper trigger level
bits : 24 - 30 (7 bit)
access : read-write

Enumeration:

0x00 : value1

min. threshold value = 0

0xFF : value2

max. threshold value = 255

End of enumeration elements list.


TH8_11_UPPER

Upper Comparator Trigger Level Channel 8-11
address_offset : 0xD0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TH8_11_UPPER TH8_11_UPPER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CH8_UP CH9_UP CH10_UP CH11_UP

CH8_UP : Channel 8 upper trigger level
bits : 0 - 6 (7 bit)
access : read-write

Enumeration:

0x00 : value1

min. threshold value = 0

0xFF : value2

max. threshold value = 255

End of enumeration elements list.

CH9_UP : Channel 9 upper trigger level
bits : 8 - 14 (7 bit)
access : read-write

Enumeration:

0x00 : value1

min. threshold value = 0

0xFF : value2

max. threshold value = 255

End of enumeration elements list.

CH10_UP : Channel 10 upper trigger level
bits : 16 - 22 (7 bit)
access : read-write

Enumeration:

0x00 : value1

min. threshold value = 0

0xFF : value2

max. threshold value = 255

End of enumeration elements list.

CH11_UP : Channel 11 upper trigger level
bits : 24 - 30 (7 bit)
access : read-write

Enumeration:

0x00 : value1

min. threshold value = 0

0xFF : value2

max. threshold value = 255

End of enumeration elements list.


DCHTH1_4_UPPER

Upper Comparator Trigger Level Differential Channel 1-4
address_offset : 0xD4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DCHTH1_4_UPPER DCHTH1_4_UPPER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DCH1_UP DCH2_UP DCH3_UP DCH4_UP

DCH1_UP : Differential Channel 1 upper trigger level
bits : 0 - 6 (7 bit)
access : read-write

Enumeration:

0x00 : value1

min. threshold value = 0

0xFF : value2

max. threshold value = 255

End of enumeration elements list.

DCH2_UP : Differential Channel 2 upper trigger level
bits : 8 - 14 (7 bit)
access : read-write

Enumeration:

0x00 : value1

min. threshold value = 0

0xFF : value2

max. threshold value = 255

End of enumeration elements list.

DCH3_UP : Differential Channel 3 upper trigger level
bits : 16 - 22 (7 bit)
access : read-write

Enumeration:

0x00 : value1

min. threshold value = 0

0xFF : value2

max. threshold value = 255

End of enumeration elements list.

DCH4_UP : Differential Channel 4 upper trigger level
bits : 24 - 30 (7 bit)
access : read-write

Enumeration:

0x00 : value1

min. threshold value = 0

0xFF : value2

max. threshold value = 255

End of enumeration elements list.


CNT0_3_LOWER

Lower Counter Trigger Level Channel 0-3
address_offset : 0xD8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CNT0_3_LOWER CNT0_3_LOWER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CNT_LO_CH0 HYST_LO_CH0 CNT_LO_CH1 HYST_LO_CH1 CNT_LO_CH2 HYST_LO_CH2 CNT_LO_CH3 HYST_LO_CH3

CNT_LO_CH0 : Lower timer trigger threshold channel 0
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_LO_CH0 : Channel 0 lower hysteresis
bits : 3 - 3 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.

CNT_LO_CH1 : Lower timer trigger threshold channel 1
bits : 8 - 9 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_LO_CH1 : Channel 1 lower hysteresis
bits : 11 - 11 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.

CNT_LO_CH2 : Lower timer trigger threshold channel 2
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_LO_CH2 : Channel 2 lower hysteresis
bits : 19 - 19 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.

CNT_LO_CH3 : Lower timer trigger threshold channel 3
bits : 24 - 25 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_LO_CH3 : Channel 3 lower hysteresis
bits : 27 - 27 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.


CNT4_7_LOWER

Lower Counter Trigger Level Channel 4-7
address_offset : 0xDC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CNT4_7_LOWER CNT4_7_LOWER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CNT_LO_CH4 HYST_LO_CH4 CNT_LO_CH5 HYST_LO_CH5 CNT_LO_CH6 HYST_LO_CH6 CNT_LO_CH7 HYST_LO_CH7

CNT_LO_CH4 : Lower timer trigger threshold channel 4
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_LO_CH4 : Channel 4 lower hysteresis
bits : 3 - 3 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.

CNT_LO_CH5 : Lower timer trigger threshold channel 5
bits : 8 - 9 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_LO_CH5 : Channel 5 lower hysteresis
bits : 11 - 11 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.

CNT_LO_CH6 : Lower timer trigger threshold channel 6
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_LO_CH6 : Channel 6 lower hysteresis
bits : 19 - 19 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.

CNT_LO_CH7 : Lower timer trigger threshold channel 7
bits : 24 - 25 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_LO_CH7 : Channel 7 lower hysteresis
bits : 27 - 27 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.


CNT8_11_LOWER

Lower Counter Trigger Level Channel 8-11
address_offset : 0xE0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CNT8_11_LOWER CNT8_11_LOWER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CNT_LO_CH8 HYST_LO_CH8 CNT_LO_CH9 HYST_LO_CH9 CNT_LO_CH10 HYST_LO_CH10 CNT_LO_CH11 HYST_LO_CH11

CNT_LO_CH8 : Lower timer trigger threshold channel 8
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_LO_CH8 : Channel 8 lower hysteresis
bits : 3 - 3 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.

CNT_LO_CH9 : Lower timer trigger threshold channel 9
bits : 8 - 9 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_LO_CH9 : Channel 9 lower hysteresis
bits : 11 - 11 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.

CNT_LO_CH10 : Lower timer trigger threshold channel 10
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_LO_CH10 : Channel 10 lower hysteresis
bits : 19 - 19 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.

CNT_LO_CH11 : Lower timer trigger threshold channel 11
bits : 24 - 25 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_LO_CH11 : Channel 11 lower hysteresis
bits : 27 - 27 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.


DCHCNT1_4_LOWER

Lower Counter Trigger Level Differential Channel 1-4
address_offset : 0xE4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DCHCNT1_4_LOWER DCHCNT1_4_LOWER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CNT_LO_DCH1 HYST_LO_DCH1 CNT_LO_DCH2 HYST_LO_DCH2 CNT_LO_DCH3 HYST_LO_DCH3 CNT_LO_DCH4 HYST_LO_DCH4

CNT_LO_DCH1 : Lower timer trigger threshold differential channel 1
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_LO_DCH1 : Differential Channel 1 lower hysteresis
bits : 3 - 3 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.

CNT_LO_DCH2 : Lower timer trigger threshold differential channel 2
bits : 8 - 9 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_LO_DCH2 : Differential Channel 2 lower hysteresis
bits : 11 - 11 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.

CNT_LO_DCH3 : Lower timer trigger threshold differential channel 3
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_LO_DCH3 : Differential Channel 3 lower hysteresis
bits : 19 - 19 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.

CNT_LO_DCH4 : Lower timer trigger threshold differential channel 4
bits : 24 - 25 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_LO_DCH4 : Differential Channel 4 lower hysteresis
bits : 27 - 27 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.


CNT0_3_UPPER

Upper Counter Trigger Level Channel 0-3
address_offset : 0xE8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CNT0_3_UPPER CNT0_3_UPPER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CNT_UP_CH0 HYST_UP_CH0 CNT_UP_CH1 HYST_UP_CH1 CNT_UP_CH2 HYST_UP_CH2 CNT_UP_CH3 HYST_UP_CH3

CNT_UP_CH0 : Upper timer trigger threshold channel 0
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_UP_CH0 : Channel 0 upper hysteresis
bits : 3 - 3 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.

CNT_UP_CH1 : Upper timer trigger threshold channel 1
bits : 8 - 9 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_UP_CH1 : Channel 1 upper hysteresis
bits : 11 - 11 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.

CNT_UP_CH2 : Upper timer trigger threshold channel 2
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_UP_CH2 : Channel 2 upper hysteresis
bits : 19 - 19 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.

CNT_UP_CH3 : Upper timer trigger threshold channel 3
bits : 24 - 25 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_UP_CH3 : Channel 3 upper hysteresis
bits : 27 - 27 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.


CNT4_7_UPPER

Upper Counter Trigger Level Channel 4-7
address_offset : 0xEC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CNT4_7_UPPER CNT4_7_UPPER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CNT_UP_CH4 HYST_UP_CH4 CNT_UP_CH5 HYST_UP_CH5 CNT_UP_CH6 HYST_UP_CH6 CNT_UP_CH7 HYST_UP_CH7

CNT_UP_CH4 : Upper timer trigger threshold channel 4
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_UP_CH4 : Channel 4 upper hysteresis
bits : 3 - 3 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.

CNT_UP_CH5 : Upper timer trigger threshold channel 5
bits : 8 - 9 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_UP_CH5 : Channel 5 upper hysteresis
bits : 11 - 11 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.

CNT_UP_CH6 : Upper timer trigger threshold channel 6
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_UP_CH6 : Channel 6 upper hysteresis
bits : 19 - 19 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.

CNT_UP_CH7 : Upper timer trigger threshold channel 7
bits : 24 - 25 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_UP_CH7 : Channel 7 upper hysteresis
bits : 27 - 27 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.


CNT8_11_UPPER

Upper Counter Trigger Level Channel 8-11
address_offset : 0xF0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CNT8_11_UPPER CNT8_11_UPPER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CNT_UP_CH8 HYST_UP_CH8 CNT_UP_CH9 HYST_UP_CH9 CNT_UP_CH10 HYST_UP_CH10 CNT_UP_CH11 HYST_UP_CH11

CNT_UP_CH8 : Upper timer trigger threshold channel 8
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_UP_CH8 : Channel 8 upper hysteresis
bits : 3 - 3 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.

CNT_UP_CH9 : Upper timer trigger threshold channel 9
bits : 8 - 9 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_UP_CH9 : Channel 9 upper hysteresis
bits : 11 - 11 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.

CNT_UP_CH10 : Upper timer trigger threshold channel 10
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_UP_CH10 : Channel 10 upper hysteresis
bits : 19 - 19 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.

CNT_UP_CH11 : Upper timer trigger threshold channel 11
bits : 24 - 25 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

16 measurements

0x5 : value6

32 measurements

0x6 : value7

63 measurements

0x7 : value8

63 measurements

End of enumeration elements list.

HYST_UP_CH11 : Channel 11 upper hysteresis
bits : 27 - 27 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.


DCHCNT1_4_UPPER

Upper Counter Trigger Level Differential Channel 1-4
address_offset : 0xF4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DCHCNT1_4_UPPER DCHCNT1_4_UPPER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CNT_UP_DCH1 HYST_UP_DCH1 CNT_UP_DCH2 HYST_UP_DCH2 CNT_UP_DCH3 HYST_UP_DCH3 CNT_UP_DCH4 HYST_UP_DCH4

CNT_UP_DCH1 : Upper timer trigger threshold differential channel 1
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

15 measurements

0x5 : value6

15 measurements

0x6 : value7

15 measurements

0x7 : value8

15 measurements

End of enumeration elements list.

HYST_UP_DCH1 : Differential Channel 1 upper hysteresis
bits : 3 - 3 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.

CNT_UP_DCH2 : Upper timer trigger threshold differential channel 2
bits : 8 - 9 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

15 measurements

0x5 : value6

15 measurements

0x6 : value7

15 measurements

0x7 : value8

15 measurements

End of enumeration elements list.

HYST_UP_DCH2 : Differential Channel 2 upper hysteresis
bits : 11 - 11 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.

CNT_UP_DCH3 : Upper timer trigger threshold differential channel 3
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

15 measurements

0x5 : value6

15 measurements

0x6 : value7

15 measurements

0x7 : value8

15 measurements

End of enumeration elements list.

HYST_UP_DCH3 : Differential Channel 3 upper hysteresis
bits : 19 - 19 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.

CNT_UP_DCH4 : Upper timer trigger threshold differential channel 4
bits : 24 - 25 (2 bit)
access : read-write

Enumeration:

0x0 : value1

1 measurement

0x1 : value2

2 measurements

0x2 : value3

4 measurements

0x3 : value4

8 measurements

0x4 : value5

15 measurements

0x5 : value6

15 measurements

0x6 : value7

15 measurements

0x7 : value8

15 measurements

End of enumeration elements list.

HYST_UP_DCH4 : Differential Channel 4 upper hysteresis
bits : 27 - 27 (1 bit)
access : read-write

Enumeration:

0x0 : HYSTOFF

hysteresis switched off

0x1 : HYST4

hysteresis = 4

0x2 : HYST8

hysteresis = 8

0x3 : HYST16

hysteresis = 16

End of enumeration elements list.


MMODE0_11

Overvoltage Measurement Mode of Ch 0-11
address_offset : 0xF8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

MMODE0_11 MMODE0_11 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 MMODE_0 MMODE_1 MMODE_2 MMODE_3 MMODE_4 MMODE_5 MMODE_6 MMODE_7 MMODE_8 MMODE_9 MMODE_10 MMODE_11 MMODE_D1 MMODE_D2 MMODE_D3 MMODE_D4

MMODE_0 : Measurement mode Channel 0
bits : 0 - 0 (1 bit)
access : read-write

Enumeration:

0b00 : MMODE0

upper and lower voltage/limit measurement

0b01 : MMODEUV

undervoltage/-limit measurement

0b10 : MMODEOV

overvoltage/-limit measurement

End of enumeration elements list.

MMODE_1 : Measurement mode Channel 1
bits : 2 - 2 (1 bit)
access : read-write

Enumeration:

0b00 : MMODE0

upper and lower voltage/limit measurement

0b01 : MMODEUV

undervoltage/-limit measurement

0b10 : MMODEOV

overvoltage/-limit measurement

End of enumeration elements list.

MMODE_2 : Measurement mode Channel 2
bits : 4 - 4 (1 bit)
access : read-write

Enumeration:

0b00 : MMODE0

upper and lower voltage/limit measurement

0b01 : MMODEUV

undervoltage/-limit measurement

0b10 : MMODEOV

overvoltage/-limit measurement

End of enumeration elements list.

MMODE_3 : Measurement mode Channel 3
bits : 6 - 6 (1 bit)
access : read-write

Enumeration:

0b00 : MMODE0

upper and lower voltage/limit measurement

0b01 : MMODEUV

undervoltage/-limit measurement

0b10 : MMODEOV

overvoltage/-limit measurement

End of enumeration elements list.

MMODE_4 : Measurement mode Channel 4
bits : 8 - 8 (1 bit)
access : read-write

Enumeration:

0b00 : MMODE0

upper and lower voltage/limit measurement

0b01 : MMODEUV

undervoltage/-limit measurement

0b10 : MMODEOV

overvoltage/-limit measurement

End of enumeration elements list.

MMODE_5 : Measurement mode Channel 5
bits : 10 - 10 (1 bit)
access : read-write

Enumeration:

0b00 : MMODE0

upper and lower voltage/limit measurement

0b01 : MMODEUV

undervoltage/-limit measurement

0b10 : MMODEOV

overvoltage/-limit measurement

End of enumeration elements list.

MMODE_6 : Measurement mode Channel 6
bits : 12 - 12 (1 bit)
access : read-write

Enumeration:

0b00 : MMODE0

upper and lower voltage/limit measurement

0b01 : MMODEUV

undervoltage/-limit measurement

0b10 : MMODEOV

overvoltage/-limit measurement

End of enumeration elements list.

MMODE_7 : Measurement mode Channel 7
bits : 14 - 14 (1 bit)
access : read-write

Enumeration:

0b00 : MMODE0

upper and lower voltage/limit measurement

0b01 : MMODEUV

undervoltage/-limit measurement

0b10 : MMODEOV

overvoltage/-limit measurement

End of enumeration elements list.

MMODE_8 : Measurement mode Channel 8
bits : 16 - 16 (1 bit)
access : read-write

Enumeration:

0b00 : MMODE0

upper and lower voltage/limit measurement

0b01 : MMODEUV

undervoltage/-limit measurement

0b10 : MMODEOV

overvoltage/-limit measurement

End of enumeration elements list.

MMODE_9 : Measurement mode Channel 9
bits : 18 - 18 (1 bit)
access : read-write

Enumeration:

0b00 : MMODE0

upper and lower voltage/limit measurement

0b01 : MMODEUV

undervoltage/-limit measurement

0b10 : MMODEOV

overvoltage/-limit measurement

End of enumeration elements list.

MMODE_10 : Measurement mode Channel 10
bits : 20 - 20 (1 bit)
access : read-write

Enumeration:

0b00 : MMODE0

upper and lower voltage/limit measurement

0b01 : MMODEUV

undervoltage/-limit measurement

0b10 : MMODEOV

overvoltage/-limit measurement

End of enumeration elements list.

MMODE_11 : Measurement mode Channel 11
bits : 22 - 22 (1 bit)
access : read-write

Enumeration:

0b00 : MMODE0

upper and lower voltage/limit measurement

0b01 : MMODEUV

undervoltage/-limit measurement

0b10 : MMODEOV

overvoltage/-limit measurement

End of enumeration elements list.

MMODE_D1 : Measurement mode Differential Channel 1
bits : 24 - 24 (1 bit)
access : read-write

Enumeration:

0b00 : MMODE0

upper and lower voltage/limit measurement

0b01 : MMODEUV

undervoltage/-limit measurement

0b10 : MMODEOV

overvoltage/-limit measurement

End of enumeration elements list.

MMODE_D2 : Measurement mode Differential Channel 2
bits : 26 - 26 (1 bit)
access : read-write

Enumeration:

0b00 : MMODE0

upper and lower voltage/limit measurement

0b01 : MMODEUV

undervoltage/-limit measurement

0b10 : MMODEOV

overvoltage/-limit measurement

End of enumeration elements list.

MMODE_D3 : Measurement mode Differential Channel 3
bits : 28 - 28 (1 bit)
access : read-write

Enumeration:

0b00 : MMODE0

upper and lower voltage/limit measurement

0b01 : MMODEUV

undervoltage/-limit measurement

0b10 : MMODEOV

overvoltage/-limit measurement

End of enumeration elements list.

MMODE_D4 : Measurement mode Differential Channel 4
bits : 30 - 30 (1 bit)
access : read-write

Enumeration:

0b00 : MMODE0

upper and lower voltage/limit measurement

0b01 : MMODEUV

undervoltage/-limit measurement

0b10 : MMODEOV

overvoltage/-limit measurement

End of enumeration elements list.


DUIN_SEL

Measurement Unit 1 - Differential Unit Input Selection Register
address_offset : 0xFC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DUIN_SEL DUIN_SEL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DU1_EN DU1RES_NEG DU2_EN DU2RES_NEG DU3_EN DU3RES_NEG DU4_EN DU4RES_NEG

DU1_EN : Differential Unit 1 enable
bits : 0 - -1 (0 bit)
access : read-write

Enumeration:

0b0 : DU1 disable

Differential Unit 1 is disabled

0b1 : DU1 enable

Differential Unit 1 is enabled

End of enumeration elements list.

DU1RES_NEG : Differential Unit 1 result negative
bits : 4 - 3 (0 bit)
access : read-only

Enumeration:

0b0 : DU1 Result positive

Differential Unit 1 result positive after calculation

0b1 : DU1 Result negative

Differential Unit 1 result negative after calculation

End of enumeration elements list.

DU2_EN : Differential Unit 2 enable
bits : 8 - 7 (0 bit)
access : read-write

Enumeration:

0b0 : DU2 disable

Differential Unit 2 is disabled

0b1 : DU2 enable

Differential Unit 2 is enabled

End of enumeration elements list.

DU2RES_NEG : Differential Unit 2 result negative
bits : 12 - 11 (0 bit)
access : read-only

Enumeration:

0b0 : DU2 Result positive

Differential Unit 2 result positive after calculation

0b1 : DU2 Result negative

Differential Unit 2 result negative after calculation

End of enumeration elements list.

DU3_EN : Differential Unit 3 enable
bits : 16 - 15 (0 bit)
access : read-write

Enumeration:

0b0 : DU3 disable

Differential Unit 3 is disabled

0b1 : DU3 enable

Differential Unit 3 is enabled

End of enumeration elements list.

DU3RES_NEG : Differential Unit 3 result negative
bits : 20 - 19 (0 bit)
access : read-only

Enumeration:

0b0 : DU3 Result positive

Differential Unit 3 result positive after calculation

0b1 : DU3 Result negative

Differential Unit 3 result negative after calculation

End of enumeration elements list.

DU4_EN : Differential Unit 4 enable
bits : 24 - 23 (0 bit)
access : read-write

Enumeration:

0b0 : DU4 disable

Differential Unit 4 is disabled

0b1 : DU4 enable

Differential Unit 4 is enabled

End of enumeration elements list.

DU4RES_NEG : Differential Unit 4 result negative
bits : 28 - 27 (0 bit)
access : read-only

Enumeration:

0b0 : DU4 Result positive

Differential Unit 4 result positive after calculation

0b1 : DU4 Result negative

Differential Unit 4 result negative after calculation

End of enumeration elements list.



Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !

This website is sponsored by EmbeetleEmbeetle, an IDE designed from scratch for embedded software developers.