\n

FLEXIO0

Peripheral Memory Blocks

address_offset : 0x0 Bytes (0x0)
size : 0x7A0 byte (0x0)
mem_usage : registers
protection : not protected

Registers

VERID

SHIFTSTAT

SHIFTCTL0

TIMCTL2

SHIFTBUF6

SHIFTBUFBBS3

SHIFTBUFBIS5

TIMCFG2

SHIFTBUFBYS4

SHIFTBUF7

SHIFTBUFNBS1

SHIFTERR

TIMCMP2

TIMCTL3

SHIFTBUFBIS6

SHIFTBUFHWS1

SHIFTBUFBBS4

SHIFTBUFBYS5

SHIFTBUFNIS1

TIMCFG3

SHIFTBUFBIS7

TIMSTAT

TIMCTL4

SHIFTCTL1

SHIFTBUFBYS6

SHIFTBUFBBS5

TIMCMP3

SHIFTBUFNBS2

TIMCFG4

SHIFTBUFBYS7

SHIFTBUFHWS2

TIMCTL5

SHIFTBUFBBS6

SHIFTBUFNIS2

TIMCMP4

TIMCFG5

SHIFTBUFBBS7

SHIFTSIEN

SHIFTCFG0

TIMCTL6

SHIFTBUFNBS3

SHIFTCTL2

SHIFTBUFHWS3

TIMCMP5

SHIFTEIEN

TIMCFG6

TIMCTL7

SHIFTBUFNIS3

SHIFTBUFNBS4

TIMIEN

TIMCMP6

TIMCFG7

SHIFTCTL3

SHIFTBUFHWS4

SHIFTBUFNIS4

TIMCMP7

SHIFTBUFNBS5

SHIFTSDEN

SHIFTCFG1

SHIFTBUFHWS5

SHIFTCTL4

SHIFTBUFNBS6

SHIFTBUFNIS5

SHIFTBUFHWS6

SHIFTBUFNBS7

SHIFTCTL5

SHIFTBUFNIS6

SHIFTBUFHWS7

PARAM

SHIFTSTATE

SHIFTBUF0

SHIFTCFG2

SHIFTBUFNIS7

SHIFTCTL6

SHIFTCTL7

SHIFTBUFBIS0

SHIFTCFG3

SHIFTBUFBYS0

SHIFTBUF1

SHIFTCFG4

SHIFTBUFBBS0

SHIFTCFG5

SHIFTBUFBIS1

CTRL

TIMCTL0

SHIFTBUF2

SHIFTCFG6

TIMCFG0

SHIFTBUFBYS1

SHIFTCFG7

TIMCMP0

SHIFTBUFBIS2

SHIFTBUF3

SHIFTBUFBBS1

PIN

TIMCTL1

SHIFTBUFBYS2

SHIFTBUF4

SHIFTBUFBIS3

SHIFTBUFNBS0

TIMCFG1

SHIFTBUFHWS0

SHIFTBUFBBS2

SHIFTBUF5

SHIFTBUFNIS0

TIMCMP1

SHIFTBUFBYS3

SHIFTBUFBIS4


VERID

Version ID Register
address_offset : 0x0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

VERID VERID read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 FEATURE MINOR MAJOR

FEATURE : Feature Specification Number
bits : 0 - 15 (16 bit)
access : read-only

Enumeration:

#0 : 0

Standard features implemented.

#1 : 1

Supports state, logic and parallel modes.

End of enumeration elements list.

MINOR : Minor Version Number
bits : 16 - 23 (8 bit)
access : read-only

MAJOR : Major Version Number
bits : 24 - 31 (8 bit)
access : read-only


SHIFTSTAT

Shifter Status Register
address_offset : 0x10 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTSTAT SHIFTSTAT read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SSF

SSF : Shifter Status Flag
bits : 0 - 7 (8 bit)
access : read-write

Enumeration:

#0 : 0

Status flag is clear

#1 : 1

Status flag is set

End of enumeration elements list.


SHIFTCTL0

Shifter Control N Register
address_offset : 0x100 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTCTL0 SHIFTCTL0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SMOD PINPOL PINSEL PINCFG TIMPOL TIMSEL

SMOD : Shifter Mode
bits : 0 - 2 (3 bit)
access : read-write

Enumeration:

#000 : 000

Disabled.

#001 : 001

Receive mode. Captures the current Shifter content into the SHIFTBUF on expiration of the Timer.

#010 : 010

Transmit mode. Load SHIFTBUF contents into the Shifter on expiration of the Timer.

#100 : 100

Match Store mode. Shifter data is compared to SHIFTBUF content on expiration of the Timer.

#101 : 101

Match Continuous mode. Shifter data is continuously compared to SHIFTBUF contents.

#110 : 110

State mode. SHIFTBUF contents are used for storing programmable state attributes.

#111 : 111

Logic mode. SHIFTBUF contents are used for implementing programmable logic look up table.

End of enumeration elements list.

PINPOL : Shifter Pin Polarity
bits : 7 - 7 (1 bit)
access : read-write

Enumeration:

#0 : 0

Pin is active high

#1 : 1

Pin is active low

End of enumeration elements list.

PINSEL : Shifter Pin Select
bits : 8 - 12 (5 bit)
access : read-write

PINCFG : Shifter Pin Configuration
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

#00 : 00

Shifter pin output disabled

#01 : 01

Shifter pin open drain or bidirectional output enable

#10 : 10

Shifter pin bidirectional output data

#11 : 11

Shifter pin output

End of enumeration elements list.

TIMPOL : Timer Polarity
bits : 23 - 23 (1 bit)
access : read-write

Enumeration:

#0 : 0

Shift on posedge of Shift clock

#1 : 1

Shift on negedge of Shift clock

End of enumeration elements list.

TIMSEL : Timer Select
bits : 24 - 26 (3 bit)
access : read-write


TIMCTL2

Timer Control N Register
address_offset : 0x100C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TIMCTL2 TIMCTL2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TIMOD PINPOL PINSEL PINCFG TRGSRC TRGPOL TRGSEL

TIMOD : Timer Mode
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

#00 : 00

Timer Disabled.

#01 : 01

Dual 8-bit counters baud/bit mode.

#10 : 10

Dual 8-bit counters PWM mode.

#11 : 11

Single 16-bit counter mode.

End of enumeration elements list.

PINPOL : Timer Pin Polarity
bits : 7 - 7 (1 bit)
access : read-write

Enumeration:

#0 : 0

Pin is active high

#1 : 1

Pin is active low

End of enumeration elements list.

PINSEL : Timer Pin Select
bits : 8 - 12 (5 bit)
access : read-write

PINCFG : Timer Pin Configuration
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

#00 : 00

Timer pin output disabled

#01 : 01

Timer pin open drain or bidirectional output enable

#10 : 10

Timer pin bidirectional output data

#11 : 11

Timer pin output

End of enumeration elements list.

TRGSRC : Trigger Source
bits : 22 - 22 (1 bit)
access : read-write

Enumeration:

#0 : 0

External trigger selected

#1 : 1

Internal trigger selected

End of enumeration elements list.

TRGPOL : Trigger Polarity
bits : 23 - 23 (1 bit)
access : read-write

Enumeration:

#0 : 0

Trigger active high

#1 : 1

Trigger active low

End of enumeration elements list.

TRGSEL : Trigger Select
bits : 24 - 29 (6 bit)
access : read-write


SHIFTBUF6

Shifter Buffer N Register
address_offset : 0x1054 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUF6 SHIFTBUF6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUF

SHIFTBUF : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUFBBS3

Shifter Buffer N Bit Byte Swapped Register
address_offset : 0x1198 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFBBS3 SHIFTBUFBBS3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFBBS

SHIFTBUFBBS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUFBIS5

Shifter Buffer N Bit Swapped Register
address_offset : 0x11BC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFBIS5 SHIFTBUFBIS5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFBIS

SHIFTBUFBIS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


TIMCFG2

Timer Configuration N Register
address_offset : 0x120C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TIMCFG2 TIMCFG2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TSTART TSTOP TIMENA TIMDIS TIMRST TIMDEC TIMOUT

TSTART : Timer Start Bit
bits : 1 - 1 (1 bit)
access : read-write

Enumeration:

#0 : 0

Start bit disabled

#1 : 1

Start bit enabled

End of enumeration elements list.

TSTOP : Timer Stop Bit
bits : 4 - 5 (2 bit)
access : read-write

Enumeration:

#00 : 00

Stop bit disabled

#01 : 01

Stop bit is enabled on timer compare

#10 : 10

Stop bit is enabled on timer disable

#11 : 11

Stop bit is enabled on timer compare and timer disable

End of enumeration elements list.

TIMENA : Timer Enable
bits : 8 - 10 (3 bit)
access : read-write

Enumeration:

#000 : 000

Timer always enabled

#001 : 001

Timer enabled on Timer N-1 enable

#010 : 010

Timer enabled on Trigger high

#011 : 011

Timer enabled on Trigger high and Pin high

#100 : 100

Timer enabled on Pin rising edge

#101 : 101

Timer enabled on Pin rising edge and Trigger high

#110 : 110

Timer enabled on Trigger rising edge

#111 : 111

Timer enabled on Trigger rising or falling edge

End of enumeration elements list.

TIMDIS : Timer Disable
bits : 12 - 14 (3 bit)
access : read-write

Enumeration:

#000 : 000

Timer never disabled

#001 : 001

Timer disabled on Timer N-1 disable

#010 : 010

Timer disabled on Timer compare

#011 : 011

Timer disabled on Timer compare and Trigger Low

#100 : 100

Timer disabled on Pin rising or falling edge

#101 : 101

Timer disabled on Pin rising or falling edge provided Trigger is high

#110 : 110

Timer disabled on Trigger falling edge

End of enumeration elements list.

TIMRST : Timer Reset
bits : 16 - 18 (3 bit)
access : read-write

Enumeration:

#000 : 000

Timer never reset

#010 : 010

Timer reset on Timer Pin equal to Timer Output

#011 : 011

Timer reset on Timer Trigger equal to Timer Output

#100 : 100

Timer reset on Timer Pin rising edge

#110 : 110

Timer reset on Trigger rising edge

#111 : 111

Timer reset on Trigger rising or falling edge

End of enumeration elements list.

TIMDEC : Timer Decrement
bits : 20 - 21 (2 bit)
access : read-write

Enumeration:

#00 : 00

Decrement counter on FlexIO clock, Shift clock equals Timer output.

#01 : 01

Decrement counter on Trigger input (both edges), Shift clock equals Timer output.

#10 : 10

Decrement counter on Pin input (both edges), Shift clock equals Pin input.

#11 : 11

Decrement counter on Trigger input (both edges), Shift clock equals Trigger input.

End of enumeration elements list.

TIMOUT : Timer Output
bits : 24 - 25 (2 bit)
access : read-write

Enumeration:

#00 : 00

Timer output is logic one when enabled and is not affected by timer reset

#01 : 01

Timer output is logic zero when enabled and is not affected by timer reset

#10 : 10

Timer output is logic one when enabled and on timer reset

#11 : 11

Timer output is logic zero when enabled and on timer reset

End of enumeration elements list.


SHIFTBUFBYS4

Shifter Buffer N Byte Swapped Register
address_offset : 0x1228 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFBYS4 SHIFTBUFBYS4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFBYS

SHIFTBUFBYS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUF7

Shifter Buffer N Register
address_offset : 0x1270 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUF7 SHIFTBUF7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUF

SHIFTBUF : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUFNBS1

Shifter Buffer N Nibble Byte Swapped Register
address_offset : 0x1384 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFNBS1 SHIFTBUFNBS1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFNBS

SHIFTBUFNBS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTERR

Shifter Error Register
address_offset : 0x14 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTERR SHIFTERR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SEF

SEF : Shifter Error Flags
bits : 0 - 7 (8 bit)
access : read-write

Enumeration:

#0 : 0

Shifter Error Flag is clear

#1 : 1

Shifter Error Flag is set

End of enumeration elements list.


TIMCMP2

Timer Compare N Register
address_offset : 0x140C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TIMCMP2 TIMCMP2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CMP

CMP : Timer Compare Value
bits : 0 - 15 (16 bit)
access : read-write


TIMCTL3

Timer Control N Register
address_offset : 0x1418 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TIMCTL3 TIMCTL3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TIMOD PINPOL PINSEL PINCFG TRGSRC TRGPOL TRGSEL

TIMOD : Timer Mode
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

#00 : 00

Timer Disabled.

#01 : 01

Dual 8-bit counters baud/bit mode.

#10 : 10

Dual 8-bit counters PWM mode.

#11 : 11

Single 16-bit counter mode.

End of enumeration elements list.

PINPOL : Timer Pin Polarity
bits : 7 - 7 (1 bit)
access : read-write

Enumeration:

#0 : 0

Pin is active high

#1 : 1

Pin is active low

End of enumeration elements list.

PINSEL : Timer Pin Select
bits : 8 - 12 (5 bit)
access : read-write

PINCFG : Timer Pin Configuration
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

#00 : 00

Timer pin output disabled

#01 : 01

Timer pin open drain or bidirectional output enable

#10 : 10

Timer pin bidirectional output data

#11 : 11

Timer pin output

End of enumeration elements list.

TRGSRC : Trigger Source
bits : 22 - 22 (1 bit)
access : read-write

Enumeration:

#0 : 0

External trigger selected

#1 : 1

Internal trigger selected

End of enumeration elements list.

TRGPOL : Trigger Polarity
bits : 23 - 23 (1 bit)
access : read-write

Enumeration:

#0 : 0

Trigger active high

#1 : 1

Trigger active low

End of enumeration elements list.

TRGSEL : Trigger Select
bits : 24 - 29 (6 bit)
access : read-write


SHIFTBUFBIS6

Shifter Buffer N Bit Swapped Register
address_offset : 0x1454 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFBIS6 SHIFTBUFBIS6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFBIS

SHIFTBUFBIS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUFHWS1

Shifter Buffer N Half Word Swapped Register
address_offset : 0x1504 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFHWS1 SHIFTBUFHWS1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFHWS

SHIFTBUFHWS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUFBBS4

Shifter Buffer N Bit Byte Swapped Register
address_offset : 0x1528 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFBBS4 SHIFTBUFBBS4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFBBS

SHIFTBUFBBS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUFBYS5

Shifter Buffer N Byte Swapped Register
address_offset : 0x153C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFBYS5 SHIFTBUFBYS5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFBYS

SHIFTBUFBYS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUFNIS1

Shifter Buffer N Nibble Swapped Register
address_offset : 0x1684 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFNIS1 SHIFTBUFNIS1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFNIS

SHIFTBUFNIS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


TIMCFG3

Timer Configuration N Register
address_offset : 0x1698 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TIMCFG3 TIMCFG3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TSTART TSTOP TIMENA TIMDIS TIMRST TIMDEC TIMOUT

TSTART : Timer Start Bit
bits : 1 - 1 (1 bit)
access : read-write

Enumeration:

#0 : 0

Start bit disabled

#1 : 1

Start bit enabled

End of enumeration elements list.

TSTOP : Timer Stop Bit
bits : 4 - 5 (2 bit)
access : read-write

Enumeration:

#00 : 00

Stop bit disabled

#01 : 01

Stop bit is enabled on timer compare

#10 : 10

Stop bit is enabled on timer disable

#11 : 11

Stop bit is enabled on timer compare and timer disable

End of enumeration elements list.

TIMENA : Timer Enable
bits : 8 - 10 (3 bit)
access : read-write

Enumeration:

#000 : 000

Timer always enabled

#001 : 001

Timer enabled on Timer N-1 enable

#010 : 010

Timer enabled on Trigger high

#011 : 011

Timer enabled on Trigger high and Pin high

#100 : 100

Timer enabled on Pin rising edge

#101 : 101

Timer enabled on Pin rising edge and Trigger high

#110 : 110

Timer enabled on Trigger rising edge

#111 : 111

Timer enabled on Trigger rising or falling edge

End of enumeration elements list.

TIMDIS : Timer Disable
bits : 12 - 14 (3 bit)
access : read-write

Enumeration:

#000 : 000

Timer never disabled

#001 : 001

Timer disabled on Timer N-1 disable

#010 : 010

Timer disabled on Timer compare

#011 : 011

Timer disabled on Timer compare and Trigger Low

#100 : 100

Timer disabled on Pin rising or falling edge

#101 : 101

Timer disabled on Pin rising or falling edge provided Trigger is high

#110 : 110

Timer disabled on Trigger falling edge

End of enumeration elements list.

TIMRST : Timer Reset
bits : 16 - 18 (3 bit)
access : read-write

Enumeration:

#000 : 000

Timer never reset

#010 : 010

Timer reset on Timer Pin equal to Timer Output

#011 : 011

Timer reset on Timer Trigger equal to Timer Output

#100 : 100

Timer reset on Timer Pin rising edge

#110 : 110

Timer reset on Trigger rising edge

#111 : 111

Timer reset on Trigger rising or falling edge

End of enumeration elements list.

TIMDEC : Timer Decrement
bits : 20 - 21 (2 bit)
access : read-write

Enumeration:

#00 : 00

Decrement counter on FlexIO clock, Shift clock equals Timer output.

#01 : 01

Decrement counter on Trigger input (both edges), Shift clock equals Timer output.

#10 : 10

Decrement counter on Pin input (both edges), Shift clock equals Pin input.

#11 : 11

Decrement counter on Trigger input (both edges), Shift clock equals Trigger input.

End of enumeration elements list.

TIMOUT : Timer Output
bits : 24 - 25 (2 bit)
access : read-write

Enumeration:

#00 : 00

Timer output is logic one when enabled and is not affected by timer reset

#01 : 01

Timer output is logic zero when enabled and is not affected by timer reset

#10 : 10

Timer output is logic one when enabled and on timer reset

#11 : 11

Timer output is logic zero when enabled and on timer reset

End of enumeration elements list.


SHIFTBUFBIS7

Shifter Buffer N Bit Swapped Register
address_offset : 0x16F0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFBIS7 SHIFTBUFBIS7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFBIS

SHIFTBUFBIS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


TIMSTAT

Timer Status Register
address_offset : 0x18 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TIMSTAT TIMSTAT read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TSF

TSF : Timer Status Flags
bits : 0 - 7 (8 bit)
access : read-write

Enumeration:

#0 : 0

Timer Status Flag is clear

#1 : 1

Timer Status Flag is set

End of enumeration elements list.


TIMCTL4

Timer Control N Register
address_offset : 0x1828 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TIMCTL4 TIMCTL4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TIMOD PINPOL PINSEL PINCFG TRGSRC TRGPOL TRGSEL

TIMOD : Timer Mode
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

#00 : 00

Timer Disabled.

#01 : 01

Dual 8-bit counters baud/bit mode.

#10 : 10

Dual 8-bit counters PWM mode.

#11 : 11

Single 16-bit counter mode.

End of enumeration elements list.

PINPOL : Timer Pin Polarity
bits : 7 - 7 (1 bit)
access : read-write

Enumeration:

#0 : 0

Pin is active high

#1 : 1

Pin is active low

End of enumeration elements list.

PINSEL : Timer Pin Select
bits : 8 - 12 (5 bit)
access : read-write

PINCFG : Timer Pin Configuration
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

#00 : 00

Timer pin output disabled

#01 : 01

Timer pin open drain or bidirectional output enable

#10 : 10

Timer pin bidirectional output data

#11 : 11

Timer pin output

End of enumeration elements list.

TRGSRC : Trigger Source
bits : 22 - 22 (1 bit)
access : read-write

Enumeration:

#0 : 0

External trigger selected

#1 : 1

Internal trigger selected

End of enumeration elements list.

TRGPOL : Trigger Polarity
bits : 23 - 23 (1 bit)
access : read-write

Enumeration:

#0 : 0

Trigger active high

#1 : 1

Trigger active low

End of enumeration elements list.

TRGSEL : Trigger Select
bits : 24 - 29 (6 bit)
access : read-write


SHIFTCTL1

Shifter Control N Register
address_offset : 0x184 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTCTL1 SHIFTCTL1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SMOD PINPOL PINSEL PINCFG TIMPOL TIMSEL

SMOD : Shifter Mode
bits : 0 - 2 (3 bit)
access : read-write

Enumeration:

#000 : 000

Disabled.

#001 : 001

Receive mode. Captures the current Shifter content into the SHIFTBUF on expiration of the Timer.

#010 : 010

Transmit mode. Load SHIFTBUF contents into the Shifter on expiration of the Timer.

#100 : 100

Match Store mode. Shifter data is compared to SHIFTBUF content on expiration of the Timer.

#101 : 101

Match Continuous mode. Shifter data is continuously compared to SHIFTBUF contents.

#110 : 110

State mode. SHIFTBUF contents are used for storing programmable state attributes.

#111 : 111

Logic mode. SHIFTBUF contents are used for implementing programmable logic look up table.

End of enumeration elements list.

PINPOL : Shifter Pin Polarity
bits : 7 - 7 (1 bit)
access : read-write

Enumeration:

#0 : 0

Pin is active high

#1 : 1

Pin is active low

End of enumeration elements list.

PINSEL : Shifter Pin Select
bits : 8 - 12 (5 bit)
access : read-write

PINCFG : Shifter Pin Configuration
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

#00 : 00

Shifter pin output disabled

#01 : 01

Shifter pin open drain or bidirectional output enable

#10 : 10

Shifter pin bidirectional output data

#11 : 11

Shifter pin output

End of enumeration elements list.

TIMPOL : Timer Polarity
bits : 23 - 23 (1 bit)
access : read-write

Enumeration:

#0 : 0

Shift on posedge of Shift clock

#1 : 1

Shift on negedge of Shift clock

End of enumeration elements list.

TIMSEL : Timer Select
bits : 24 - 26 (3 bit)
access : read-write


SHIFTBUFBYS6

Shifter Buffer N Byte Swapped Register
address_offset : 0x1854 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFBYS6 SHIFTBUFBYS6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFBYS

SHIFTBUFBYS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUFBBS5

Shifter Buffer N Bit Byte Swapped Register
address_offset : 0x18BC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFBBS5 SHIFTBUFBBS5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFBBS

SHIFTBUFBBS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


TIMCMP3

Timer Compare N Register
address_offset : 0x1918 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TIMCMP3 TIMCMP3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CMP

CMP : Timer Compare Value
bits : 0 - 15 (16 bit)
access : read-write


SHIFTBUFNBS2

Shifter Buffer N Nibble Byte Swapped Register
address_offset : 0x1A0C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFNBS2 SHIFTBUFNBS2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFNBS

SHIFTBUFNBS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


TIMCFG4

Timer Configuration N Register
address_offset : 0x1B28 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TIMCFG4 TIMCFG4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TSTART TSTOP TIMENA TIMDIS TIMRST TIMDEC TIMOUT

TSTART : Timer Start Bit
bits : 1 - 1 (1 bit)
access : read-write

Enumeration:

#0 : 0

Start bit disabled

#1 : 1

Start bit enabled

End of enumeration elements list.

TSTOP : Timer Stop Bit
bits : 4 - 5 (2 bit)
access : read-write

Enumeration:

#00 : 00

Stop bit disabled

#01 : 01

Stop bit is enabled on timer compare

#10 : 10

Stop bit is enabled on timer disable

#11 : 11

Stop bit is enabled on timer compare and timer disable

End of enumeration elements list.

TIMENA : Timer Enable
bits : 8 - 10 (3 bit)
access : read-write

Enumeration:

#000 : 000

Timer always enabled

#001 : 001

Timer enabled on Timer N-1 enable

#010 : 010

Timer enabled on Trigger high

#011 : 011

Timer enabled on Trigger high and Pin high

#100 : 100

Timer enabled on Pin rising edge

#101 : 101

Timer enabled on Pin rising edge and Trigger high

#110 : 110

Timer enabled on Trigger rising edge

#111 : 111

Timer enabled on Trigger rising or falling edge

End of enumeration elements list.

TIMDIS : Timer Disable
bits : 12 - 14 (3 bit)
access : read-write

Enumeration:

#000 : 000

Timer never disabled

#001 : 001

Timer disabled on Timer N-1 disable

#010 : 010

Timer disabled on Timer compare

#011 : 011

Timer disabled on Timer compare and Trigger Low

#100 : 100

Timer disabled on Pin rising or falling edge

#101 : 101

Timer disabled on Pin rising or falling edge provided Trigger is high

#110 : 110

Timer disabled on Trigger falling edge

End of enumeration elements list.

TIMRST : Timer Reset
bits : 16 - 18 (3 bit)
access : read-write

Enumeration:

#000 : 000

Timer never reset

#010 : 010

Timer reset on Timer Pin equal to Timer Output

#011 : 011

Timer reset on Timer Trigger equal to Timer Output

#100 : 100

Timer reset on Timer Pin rising edge

#110 : 110

Timer reset on Trigger rising edge

#111 : 111

Timer reset on Trigger rising or falling edge

End of enumeration elements list.

TIMDEC : Timer Decrement
bits : 20 - 21 (2 bit)
access : read-write

Enumeration:

#00 : 00

Decrement counter on FlexIO clock, Shift clock equals Timer output.

#01 : 01

Decrement counter on Trigger input (both edges), Shift clock equals Timer output.

#10 : 10

Decrement counter on Pin input (both edges), Shift clock equals Pin input.

#11 : 11

Decrement counter on Trigger input (both edges), Shift clock equals Trigger input.

End of enumeration elements list.

TIMOUT : Timer Output
bits : 24 - 25 (2 bit)
access : read-write

Enumeration:

#00 : 00

Timer output is logic one when enabled and is not affected by timer reset

#01 : 01

Timer output is logic zero when enabled and is not affected by timer reset

#10 : 10

Timer output is logic one when enabled and on timer reset

#11 : 11

Timer output is logic zero when enabled and on timer reset

End of enumeration elements list.


SHIFTBUFBYS7

Shifter Buffer N Byte Swapped Register
address_offset : 0x1B70 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFBYS7 SHIFTBUFBYS7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFBYS

SHIFTBUFBYS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUFHWS2

Shifter Buffer N Half Word Swapped Register
address_offset : 0x1C0C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFHWS2 SHIFTBUFHWS2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFHWS

SHIFTBUFHWS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


TIMCTL5

Timer Control N Register
address_offset : 0x1C3C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TIMCTL5 TIMCTL5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TIMOD PINPOL PINSEL PINCFG TRGSRC TRGPOL TRGSEL

TIMOD : Timer Mode
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

#00 : 00

Timer Disabled.

#01 : 01

Dual 8-bit counters baud/bit mode.

#10 : 10

Dual 8-bit counters PWM mode.

#11 : 11

Single 16-bit counter mode.

End of enumeration elements list.

PINPOL : Timer Pin Polarity
bits : 7 - 7 (1 bit)
access : read-write

Enumeration:

#0 : 0

Pin is active high

#1 : 1

Pin is active low

End of enumeration elements list.

PINSEL : Timer Pin Select
bits : 8 - 12 (5 bit)
access : read-write

PINCFG : Timer Pin Configuration
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

#00 : 00

Timer pin output disabled

#01 : 01

Timer pin open drain or bidirectional output enable

#10 : 10

Timer pin bidirectional output data

#11 : 11

Timer pin output

End of enumeration elements list.

TRGSRC : Trigger Source
bits : 22 - 22 (1 bit)
access : read-write

Enumeration:

#0 : 0

External trigger selected

#1 : 1

Internal trigger selected

End of enumeration elements list.

TRGPOL : Trigger Polarity
bits : 23 - 23 (1 bit)
access : read-write

Enumeration:

#0 : 0

Trigger active high

#1 : 1

Trigger active low

End of enumeration elements list.

TRGSEL : Trigger Select
bits : 24 - 29 (6 bit)
access : read-write


SHIFTBUFBBS6

Shifter Buffer N Bit Byte Swapped Register
address_offset : 0x1C54 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFBBS6 SHIFTBUFBBS6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFBBS

SHIFTBUFBBS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUFNIS2

Shifter Buffer N Nibble Swapped Register
address_offset : 0x1E0C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFNIS2 SHIFTBUFNIS2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFNIS

SHIFTBUFNIS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


TIMCMP4

Timer Compare N Register
address_offset : 0x1E28 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TIMCMP4 TIMCMP4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CMP

CMP : Timer Compare Value
bits : 0 - 15 (16 bit)
access : read-write


TIMCFG5

Timer Configuration N Register
address_offset : 0x1FBC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TIMCFG5 TIMCFG5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TSTART TSTOP TIMENA TIMDIS TIMRST TIMDEC TIMOUT

TSTART : Timer Start Bit
bits : 1 - 1 (1 bit)
access : read-write

Enumeration:

#0 : 0

Start bit disabled

#1 : 1

Start bit enabled

End of enumeration elements list.

TSTOP : Timer Stop Bit
bits : 4 - 5 (2 bit)
access : read-write

Enumeration:

#00 : 00

Stop bit disabled

#01 : 01

Stop bit is enabled on timer compare

#10 : 10

Stop bit is enabled on timer disable

#11 : 11

Stop bit is enabled on timer compare and timer disable

End of enumeration elements list.

TIMENA : Timer Enable
bits : 8 - 10 (3 bit)
access : read-write

Enumeration:

#000 : 000

Timer always enabled

#001 : 001

Timer enabled on Timer N-1 enable

#010 : 010

Timer enabled on Trigger high

#011 : 011

Timer enabled on Trigger high and Pin high

#100 : 100

Timer enabled on Pin rising edge

#101 : 101

Timer enabled on Pin rising edge and Trigger high

#110 : 110

Timer enabled on Trigger rising edge

#111 : 111

Timer enabled on Trigger rising or falling edge

End of enumeration elements list.

TIMDIS : Timer Disable
bits : 12 - 14 (3 bit)
access : read-write

Enumeration:

#000 : 000

Timer never disabled

#001 : 001

Timer disabled on Timer N-1 disable

#010 : 010

Timer disabled on Timer compare

#011 : 011

Timer disabled on Timer compare and Trigger Low

#100 : 100

Timer disabled on Pin rising or falling edge

#101 : 101

Timer disabled on Pin rising or falling edge provided Trigger is high

#110 : 110

Timer disabled on Trigger falling edge

End of enumeration elements list.

TIMRST : Timer Reset
bits : 16 - 18 (3 bit)
access : read-write

Enumeration:

#000 : 000

Timer never reset

#010 : 010

Timer reset on Timer Pin equal to Timer Output

#011 : 011

Timer reset on Timer Trigger equal to Timer Output

#100 : 100

Timer reset on Timer Pin rising edge

#110 : 110

Timer reset on Trigger rising edge

#111 : 111

Timer reset on Trigger rising or falling edge

End of enumeration elements list.

TIMDEC : Timer Decrement
bits : 20 - 21 (2 bit)
access : read-write

Enumeration:

#00 : 00

Decrement counter on FlexIO clock, Shift clock equals Timer output.

#01 : 01

Decrement counter on Trigger input (both edges), Shift clock equals Timer output.

#10 : 10

Decrement counter on Pin input (both edges), Shift clock equals Pin input.

#11 : 11

Decrement counter on Trigger input (both edges), Shift clock equals Trigger input.

End of enumeration elements list.

TIMOUT : Timer Output
bits : 24 - 25 (2 bit)
access : read-write

Enumeration:

#00 : 00

Timer output is logic one when enabled and is not affected by timer reset

#01 : 01

Timer output is logic zero when enabled and is not affected by timer reset

#10 : 10

Timer output is logic one when enabled and on timer reset

#11 : 11

Timer output is logic zero when enabled and on timer reset

End of enumeration elements list.


SHIFTBUFBBS7

Shifter Buffer N Bit Byte Swapped Register
address_offset : 0x1FF0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFBBS7 SHIFTBUFBBS7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFBBS

SHIFTBUFBBS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTSIEN

Shifter Status Interrupt Enable
address_offset : 0x20 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTSIEN SHIFTSIEN read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SSIE

SSIE : Shifter Status Interrupt Enable
bits : 0 - 7 (8 bit)
access : read-write

Enumeration:

#0 : 0

Shifter Status Flag interrupt disabled

#1 : 1

Shifter Status Flag interrupt enabled

End of enumeration elements list.


SHIFTCFG0

Shifter Configuration N Register
address_offset : 0x200 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTCFG0 SHIFTCFG0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SSTART SSTOP INSRC PWIDTH

SSTART : Shifter Start bit
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

#00 : 00

Start bit disabled for transmitter/receiver/match store, transmitter loads data on enable

#01 : 01

Start bit disabled for transmitter/receiver/match store, transmitter loads data on first shift

#10 : 10

Transmitter outputs start bit value 0 before loading data on first shift, receiver/match store sets error flag if start bit is not 0

#11 : 11

Transmitter outputs start bit value 1 before loading data on first shift, receiver/match store sets error flag if start bit is not 1

End of enumeration elements list.

SSTOP : Shifter Stop bit
bits : 4 - 5 (2 bit)
access : read-write

Enumeration:

#00 : 00

Stop bit disabled for transmitter/receiver/match store

#01 : 01

Reserved for transmitter/receiver/match store

#10 : 10

Transmitter outputs stop bit value 0 on store, receiver/match store sets error flag if stop bit is not 0

#11 : 11

Transmitter outputs stop bit value 1 on store, receiver/match store sets error flag if stop bit is not 1

End of enumeration elements list.

INSRC : Input Source
bits : 8 - 8 (1 bit)
access : read-write

Enumeration:

#0 : 0

Pin

#1 : 1

Shifter N+1 Output

End of enumeration elements list.

PWIDTH : Parallel Width
bits : 16 - 20 (5 bit)
access : read-write


TIMCTL6

Timer Control N Register
address_offset : 0x2054 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TIMCTL6 TIMCTL6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TIMOD PINPOL PINSEL PINCFG TRGSRC TRGPOL TRGSEL

TIMOD : Timer Mode
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

#00 : 00

Timer Disabled.

#01 : 01

Dual 8-bit counters baud/bit mode.

#10 : 10

Dual 8-bit counters PWM mode.

#11 : 11

Single 16-bit counter mode.

End of enumeration elements list.

PINPOL : Timer Pin Polarity
bits : 7 - 7 (1 bit)
access : read-write

Enumeration:

#0 : 0

Pin is active high

#1 : 1

Pin is active low

End of enumeration elements list.

PINSEL : Timer Pin Select
bits : 8 - 12 (5 bit)
access : read-write

PINCFG : Timer Pin Configuration
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

#00 : 00

Timer pin output disabled

#01 : 01

Timer pin open drain or bidirectional output enable

#10 : 10

Timer pin bidirectional output data

#11 : 11

Timer pin output

End of enumeration elements list.

TRGSRC : Trigger Source
bits : 22 - 22 (1 bit)
access : read-write

Enumeration:

#0 : 0

External trigger selected

#1 : 1

Internal trigger selected

End of enumeration elements list.

TRGPOL : Trigger Polarity
bits : 23 - 23 (1 bit)
access : read-write

Enumeration:

#0 : 0

Trigger active high

#1 : 1

Trigger active low

End of enumeration elements list.

TRGSEL : Trigger Select
bits : 24 - 29 (6 bit)
access : read-write


SHIFTBUFNBS3

Shifter Buffer N Nibble Byte Swapped Register
address_offset : 0x2098 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFNBS3 SHIFTBUFNBS3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFNBS

SHIFTBUFNBS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTCTL2

Shifter Control N Register
address_offset : 0x20C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTCTL2 SHIFTCTL2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SMOD PINPOL PINSEL PINCFG TIMPOL TIMSEL

SMOD : Shifter Mode
bits : 0 - 2 (3 bit)
access : read-write

Enumeration:

#000 : 000

Disabled.

#001 : 001

Receive mode. Captures the current Shifter content into the SHIFTBUF on expiration of the Timer.

#010 : 010

Transmit mode. Load SHIFTBUF contents into the Shifter on expiration of the Timer.

#100 : 100

Match Store mode. Shifter data is compared to SHIFTBUF content on expiration of the Timer.

#101 : 101

Match Continuous mode. Shifter data is continuously compared to SHIFTBUF contents.

#110 : 110

State mode. SHIFTBUF contents are used for storing programmable state attributes.

#111 : 111

Logic mode. SHIFTBUF contents are used for implementing programmable logic look up table.

End of enumeration elements list.

PINPOL : Shifter Pin Polarity
bits : 7 - 7 (1 bit)
access : read-write

Enumeration:

#0 : 0

Pin is active high

#1 : 1

Pin is active low

End of enumeration elements list.

PINSEL : Shifter Pin Select
bits : 8 - 12 (5 bit)
access : read-write

PINCFG : Shifter Pin Configuration
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

#00 : 00

Shifter pin output disabled

#01 : 01

Shifter pin open drain or bidirectional output enable

#10 : 10

Shifter pin bidirectional output data

#11 : 11

Shifter pin output

End of enumeration elements list.

TIMPOL : Timer Polarity
bits : 23 - 23 (1 bit)
access : read-write

Enumeration:

#0 : 0

Shift on posedge of Shift clock

#1 : 1

Shift on negedge of Shift clock

End of enumeration elements list.

TIMSEL : Timer Select
bits : 24 - 26 (3 bit)
access : read-write


SHIFTBUFHWS3

Shifter Buffer N Half Word Swapped Register
address_offset : 0x2318 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFHWS3 SHIFTBUFHWS3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFHWS

SHIFTBUFHWS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


TIMCMP5

Timer Compare N Register
address_offset : 0x233C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TIMCMP5 TIMCMP5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CMP

CMP : Timer Compare Value
bits : 0 - 15 (16 bit)
access : read-write


SHIFTEIEN

Shifter Error Interrupt Enable
address_offset : 0x24 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTEIEN SHIFTEIEN read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SEIE

SEIE : Shifter Error Interrupt Enable
bits : 0 - 7 (8 bit)
access : read-write

Enumeration:

#0 : 0

Shifter Error Flag interrupt disabled

#1 : 1

Shifter Error Flag interrupt enabled

End of enumeration elements list.


TIMCFG6

Timer Configuration N Register
address_offset : 0x2454 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TIMCFG6 TIMCFG6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TSTART TSTOP TIMENA TIMDIS TIMRST TIMDEC TIMOUT

TSTART : Timer Start Bit
bits : 1 - 1 (1 bit)
access : read-write

Enumeration:

#0 : 0

Start bit disabled

#1 : 1

Start bit enabled

End of enumeration elements list.

TSTOP : Timer Stop Bit
bits : 4 - 5 (2 bit)
access : read-write

Enumeration:

#00 : 00

Stop bit disabled

#01 : 01

Stop bit is enabled on timer compare

#10 : 10

Stop bit is enabled on timer disable

#11 : 11

Stop bit is enabled on timer compare and timer disable

End of enumeration elements list.

TIMENA : Timer Enable
bits : 8 - 10 (3 bit)
access : read-write

Enumeration:

#000 : 000

Timer always enabled

#001 : 001

Timer enabled on Timer N-1 enable

#010 : 010

Timer enabled on Trigger high

#011 : 011

Timer enabled on Trigger high and Pin high

#100 : 100

Timer enabled on Pin rising edge

#101 : 101

Timer enabled on Pin rising edge and Trigger high

#110 : 110

Timer enabled on Trigger rising edge

#111 : 111

Timer enabled on Trigger rising or falling edge

End of enumeration elements list.

TIMDIS : Timer Disable
bits : 12 - 14 (3 bit)
access : read-write

Enumeration:

#000 : 000

Timer never disabled

#001 : 001

Timer disabled on Timer N-1 disable

#010 : 010

Timer disabled on Timer compare

#011 : 011

Timer disabled on Timer compare and Trigger Low

#100 : 100

Timer disabled on Pin rising or falling edge

#101 : 101

Timer disabled on Pin rising or falling edge provided Trigger is high

#110 : 110

Timer disabled on Trigger falling edge

End of enumeration elements list.

TIMRST : Timer Reset
bits : 16 - 18 (3 bit)
access : read-write

Enumeration:

#000 : 000

Timer never reset

#010 : 010

Timer reset on Timer Pin equal to Timer Output

#011 : 011

Timer reset on Timer Trigger equal to Timer Output

#100 : 100

Timer reset on Timer Pin rising edge

#110 : 110

Timer reset on Trigger rising edge

#111 : 111

Timer reset on Trigger rising or falling edge

End of enumeration elements list.

TIMDEC : Timer Decrement
bits : 20 - 21 (2 bit)
access : read-write

Enumeration:

#00 : 00

Decrement counter on FlexIO clock, Shift clock equals Timer output.

#01 : 01

Decrement counter on Trigger input (both edges), Shift clock equals Timer output.

#10 : 10

Decrement counter on Pin input (both edges), Shift clock equals Pin input.

#11 : 11

Decrement counter on Trigger input (both edges), Shift clock equals Trigger input.

End of enumeration elements list.

TIMOUT : Timer Output
bits : 24 - 25 (2 bit)
access : read-write

Enumeration:

#00 : 00

Timer output is logic one when enabled and is not affected by timer reset

#01 : 01

Timer output is logic zero when enabled and is not affected by timer reset

#10 : 10

Timer output is logic one when enabled and on timer reset

#11 : 11

Timer output is logic zero when enabled and on timer reset

End of enumeration elements list.


TIMCTL7

Timer Control N Register
address_offset : 0x2470 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TIMCTL7 TIMCTL7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TIMOD PINPOL PINSEL PINCFG TRGSRC TRGPOL TRGSEL

TIMOD : Timer Mode
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

#00 : 00

Timer Disabled.

#01 : 01

Dual 8-bit counters baud/bit mode.

#10 : 10

Dual 8-bit counters PWM mode.

#11 : 11

Single 16-bit counter mode.

End of enumeration elements list.

PINPOL : Timer Pin Polarity
bits : 7 - 7 (1 bit)
access : read-write

Enumeration:

#0 : 0

Pin is active high

#1 : 1

Pin is active low

End of enumeration elements list.

PINSEL : Timer Pin Select
bits : 8 - 12 (5 bit)
access : read-write

PINCFG : Timer Pin Configuration
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

#00 : 00

Timer pin output disabled

#01 : 01

Timer pin open drain or bidirectional output enable

#10 : 10

Timer pin bidirectional output data

#11 : 11

Timer pin output

End of enumeration elements list.

TRGSRC : Trigger Source
bits : 22 - 22 (1 bit)
access : read-write

Enumeration:

#0 : 0

External trigger selected

#1 : 1

Internal trigger selected

End of enumeration elements list.

TRGPOL : Trigger Polarity
bits : 23 - 23 (1 bit)
access : read-write

Enumeration:

#0 : 0

Trigger active high

#1 : 1

Trigger active low

End of enumeration elements list.

TRGSEL : Trigger Select
bits : 24 - 29 (6 bit)
access : read-write


SHIFTBUFNIS3

Shifter Buffer N Nibble Swapped Register
address_offset : 0x2598 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFNIS3 SHIFTBUFNIS3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFNIS

SHIFTBUFNIS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUFNBS4

Shifter Buffer N Nibble Byte Swapped Register
address_offset : 0x2728 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFNBS4 SHIFTBUFNBS4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFNBS

SHIFTBUFNBS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


TIMIEN

Timer Interrupt Enable Register
address_offset : 0x28 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TIMIEN TIMIEN read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TEIE

TEIE : Timer Status Interrupt Enable
bits : 0 - 7 (8 bit)
access : read-write

Enumeration:

#0 : 0

Timer Status Flag interrupt is disabled

#1 : 1

Timer Status Flag interrupt is enabled

End of enumeration elements list.


TIMCMP6

Timer Compare N Register
address_offset : 0x2854 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TIMCMP6 TIMCMP6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CMP

CMP : Timer Compare Value
bits : 0 - 15 (16 bit)
access : read-write


TIMCFG7

Timer Configuration N Register
address_offset : 0x28F0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TIMCFG7 TIMCFG7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TSTART TSTOP TIMENA TIMDIS TIMRST TIMDEC TIMOUT

TSTART : Timer Start Bit
bits : 1 - 1 (1 bit)
access : read-write

Enumeration:

#0 : 0

Start bit disabled

#1 : 1

Start bit enabled

End of enumeration elements list.

TSTOP : Timer Stop Bit
bits : 4 - 5 (2 bit)
access : read-write

Enumeration:

#00 : 00

Stop bit disabled

#01 : 01

Stop bit is enabled on timer compare

#10 : 10

Stop bit is enabled on timer disable

#11 : 11

Stop bit is enabled on timer compare and timer disable

End of enumeration elements list.

TIMENA : Timer Enable
bits : 8 - 10 (3 bit)
access : read-write

Enumeration:

#000 : 000

Timer always enabled

#001 : 001

Timer enabled on Timer N-1 enable

#010 : 010

Timer enabled on Trigger high

#011 : 011

Timer enabled on Trigger high and Pin high

#100 : 100

Timer enabled on Pin rising edge

#101 : 101

Timer enabled on Pin rising edge and Trigger high

#110 : 110

Timer enabled on Trigger rising edge

#111 : 111

Timer enabled on Trigger rising or falling edge

End of enumeration elements list.

TIMDIS : Timer Disable
bits : 12 - 14 (3 bit)
access : read-write

Enumeration:

#000 : 000

Timer never disabled

#001 : 001

Timer disabled on Timer N-1 disable

#010 : 010

Timer disabled on Timer compare

#011 : 011

Timer disabled on Timer compare and Trigger Low

#100 : 100

Timer disabled on Pin rising or falling edge

#101 : 101

Timer disabled on Pin rising or falling edge provided Trigger is high

#110 : 110

Timer disabled on Trigger falling edge

End of enumeration elements list.

TIMRST : Timer Reset
bits : 16 - 18 (3 bit)
access : read-write

Enumeration:

#000 : 000

Timer never reset

#010 : 010

Timer reset on Timer Pin equal to Timer Output

#011 : 011

Timer reset on Timer Trigger equal to Timer Output

#100 : 100

Timer reset on Timer Pin rising edge

#110 : 110

Timer reset on Trigger rising edge

#111 : 111

Timer reset on Trigger rising or falling edge

End of enumeration elements list.

TIMDEC : Timer Decrement
bits : 20 - 21 (2 bit)
access : read-write

Enumeration:

#00 : 00

Decrement counter on FlexIO clock, Shift clock equals Timer output.

#01 : 01

Decrement counter on Trigger input (both edges), Shift clock equals Timer output.

#10 : 10

Decrement counter on Pin input (both edges), Shift clock equals Pin input.

#11 : 11

Decrement counter on Trigger input (both edges), Shift clock equals Trigger input.

End of enumeration elements list.

TIMOUT : Timer Output
bits : 24 - 25 (2 bit)
access : read-write

Enumeration:

#00 : 00

Timer output is logic one when enabled and is not affected by timer reset

#01 : 01

Timer output is logic zero when enabled and is not affected by timer reset

#10 : 10

Timer output is logic one when enabled and on timer reset

#11 : 11

Timer output is logic zero when enabled and on timer reset

End of enumeration elements list.


SHIFTCTL3

Shifter Control N Register
address_offset : 0x298 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTCTL3 SHIFTCTL3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SMOD PINPOL PINSEL PINCFG TIMPOL TIMSEL

SMOD : Shifter Mode
bits : 0 - 2 (3 bit)
access : read-write

Enumeration:

#000 : 000

Disabled.

#001 : 001

Receive mode. Captures the current Shifter content into the SHIFTBUF on expiration of the Timer.

#010 : 010

Transmit mode. Load SHIFTBUF contents into the Shifter on expiration of the Timer.

#100 : 100

Match Store mode. Shifter data is compared to SHIFTBUF content on expiration of the Timer.

#101 : 101

Match Continuous mode. Shifter data is continuously compared to SHIFTBUF contents.

#110 : 110

State mode. SHIFTBUF contents are used for storing programmable state attributes.

#111 : 111

Logic mode. SHIFTBUF contents are used for implementing programmable logic look up table.

End of enumeration elements list.

PINPOL : Shifter Pin Polarity
bits : 7 - 7 (1 bit)
access : read-write

Enumeration:

#0 : 0

Pin is active high

#1 : 1

Pin is active low

End of enumeration elements list.

PINSEL : Shifter Pin Select
bits : 8 - 12 (5 bit)
access : read-write

PINCFG : Shifter Pin Configuration
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

#00 : 00

Shifter pin output disabled

#01 : 01

Shifter pin open drain or bidirectional output enable

#10 : 10

Shifter pin bidirectional output data

#11 : 11

Shifter pin output

End of enumeration elements list.

TIMPOL : Timer Polarity
bits : 23 - 23 (1 bit)
access : read-write

Enumeration:

#0 : 0

Shift on posedge of Shift clock

#1 : 1

Shift on negedge of Shift clock

End of enumeration elements list.

TIMSEL : Timer Select
bits : 24 - 26 (3 bit)
access : read-write


SHIFTBUFHWS4

Shifter Buffer N Half Word Swapped Register
address_offset : 0x2A28 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFHWS4 SHIFTBUFHWS4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFHWS

SHIFTBUFHWS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUFNIS4

Shifter Buffer N Nibble Swapped Register
address_offset : 0x2D28 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFNIS4 SHIFTBUFNIS4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFNIS

SHIFTBUFNIS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


TIMCMP7

Timer Compare N Register
address_offset : 0x2D70 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TIMCMP7 TIMCMP7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CMP

CMP : Timer Compare Value
bits : 0 - 15 (16 bit)
access : read-write


SHIFTBUFNBS5

Shifter Buffer N Nibble Byte Swapped Register
address_offset : 0x2DBC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFNBS5 SHIFTBUFNBS5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFNBS

SHIFTBUFNBS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTSDEN

Shifter Status DMA Enable
address_offset : 0x30 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTSDEN SHIFTSDEN read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SSDE

SSDE : Shifter Status DMA Enable
bits : 0 - 7 (8 bit)
access : read-write

Enumeration:

#0 : 0

Shifter Status Flag DMA request is disabled

#1 : 1

Shifter Status Flag DMA request is enabled

End of enumeration elements list.


SHIFTCFG1

Shifter Configuration N Register
address_offset : 0x304 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTCFG1 SHIFTCFG1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SSTART SSTOP INSRC PWIDTH

SSTART : Shifter Start bit
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

#00 : 00

Start bit disabled for transmitter/receiver/match store, transmitter loads data on enable

#01 : 01

Start bit disabled for transmitter/receiver/match store, transmitter loads data on first shift

#10 : 10

Transmitter outputs start bit value 0 before loading data on first shift, receiver/match store sets error flag if start bit is not 0

#11 : 11

Transmitter outputs start bit value 1 before loading data on first shift, receiver/match store sets error flag if start bit is not 1

End of enumeration elements list.

SSTOP : Shifter Stop bit
bits : 4 - 5 (2 bit)
access : read-write

Enumeration:

#00 : 00

Stop bit disabled for transmitter/receiver/match store

#01 : 01

Reserved for transmitter/receiver/match store

#10 : 10

Transmitter outputs stop bit value 0 on store, receiver/match store sets error flag if stop bit is not 0

#11 : 11

Transmitter outputs stop bit value 1 on store, receiver/match store sets error flag if stop bit is not 1

End of enumeration elements list.

INSRC : Input Source
bits : 8 - 8 (1 bit)
access : read-write

Enumeration:

#0 : 0

Pin

#1 : 1

Shifter N+1 Output

End of enumeration elements list.

PWIDTH : Parallel Width
bits : 16 - 20 (5 bit)
access : read-write


SHIFTBUFHWS5

Shifter Buffer N Half Word Swapped Register
address_offset : 0x313C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFHWS5 SHIFTBUFHWS5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFHWS

SHIFTBUFHWS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTCTL4

Shifter Control N Register
address_offset : 0x328 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTCTL4 SHIFTCTL4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SMOD PINPOL PINSEL PINCFG TIMPOL TIMSEL

SMOD : Shifter Mode
bits : 0 - 2 (3 bit)
access : read-write

Enumeration:

#000 : 000

Disabled.

#001 : 001

Receive mode. Captures the current Shifter content into the SHIFTBUF on expiration of the Timer.

#010 : 010

Transmit mode. Load SHIFTBUF contents into the Shifter on expiration of the Timer.

#100 : 100

Match Store mode. Shifter data is compared to SHIFTBUF content on expiration of the Timer.

#101 : 101

Match Continuous mode. Shifter data is continuously compared to SHIFTBUF contents.

#110 : 110

State mode. SHIFTBUF contents are used for storing programmable state attributes.

#111 : 111

Logic mode. SHIFTBUF contents are used for implementing programmable logic look up table.

End of enumeration elements list.

PINPOL : Shifter Pin Polarity
bits : 7 - 7 (1 bit)
access : read-write

Enumeration:

#0 : 0

Pin is active high

#1 : 1

Pin is active low

End of enumeration elements list.

PINSEL : Shifter Pin Select
bits : 8 - 12 (5 bit)
access : read-write

PINCFG : Shifter Pin Configuration
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

#00 : 00

Shifter pin output disabled

#01 : 01

Shifter pin open drain or bidirectional output enable

#10 : 10

Shifter pin bidirectional output data

#11 : 11

Shifter pin output

End of enumeration elements list.

TIMPOL : Timer Polarity
bits : 23 - 23 (1 bit)
access : read-write

Enumeration:

#0 : 0

Shift on posedge of Shift clock

#1 : 1

Shift on negedge of Shift clock

End of enumeration elements list.

TIMSEL : Timer Select
bits : 24 - 26 (3 bit)
access : read-write


SHIFTBUFNBS6

Shifter Buffer N Nibble Byte Swapped Register
address_offset : 0x3454 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFNBS6 SHIFTBUFNBS6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFNBS

SHIFTBUFNBS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUFNIS5

Shifter Buffer N Nibble Swapped Register
address_offset : 0x34BC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFNIS5 SHIFTBUFNIS5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFNIS

SHIFTBUFNIS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUFHWS6

Shifter Buffer N Half Word Swapped Register
address_offset : 0x3854 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFHWS6 SHIFTBUFHWS6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFHWS

SHIFTBUFHWS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUFNBS7

Shifter Buffer N Nibble Byte Swapped Register
address_offset : 0x3AF0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFNBS7 SHIFTBUFNBS7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFNBS

SHIFTBUFNBS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTCTL5

Shifter Control N Register
address_offset : 0x3BC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTCTL5 SHIFTCTL5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SMOD PINPOL PINSEL PINCFG TIMPOL TIMSEL

SMOD : Shifter Mode
bits : 0 - 2 (3 bit)
access : read-write

Enumeration:

#000 : 000

Disabled.

#001 : 001

Receive mode. Captures the current Shifter content into the SHIFTBUF on expiration of the Timer.

#010 : 010

Transmit mode. Load SHIFTBUF contents into the Shifter on expiration of the Timer.

#100 : 100

Match Store mode. Shifter data is compared to SHIFTBUF content on expiration of the Timer.

#101 : 101

Match Continuous mode. Shifter data is continuously compared to SHIFTBUF contents.

#110 : 110

State mode. SHIFTBUF contents are used for storing programmable state attributes.

#111 : 111

Logic mode. SHIFTBUF contents are used for implementing programmable logic look up table.

End of enumeration elements list.

PINPOL : Shifter Pin Polarity
bits : 7 - 7 (1 bit)
access : read-write

Enumeration:

#0 : 0

Pin is active high

#1 : 1

Pin is active low

End of enumeration elements list.

PINSEL : Shifter Pin Select
bits : 8 - 12 (5 bit)
access : read-write

PINCFG : Shifter Pin Configuration
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

#00 : 00

Shifter pin output disabled

#01 : 01

Shifter pin open drain or bidirectional output enable

#10 : 10

Shifter pin bidirectional output data

#11 : 11

Shifter pin output

End of enumeration elements list.

TIMPOL : Timer Polarity
bits : 23 - 23 (1 bit)
access : read-write

Enumeration:

#0 : 0

Shift on posedge of Shift clock

#1 : 1

Shift on negedge of Shift clock

End of enumeration elements list.

TIMSEL : Timer Select
bits : 24 - 26 (3 bit)
access : read-write


SHIFTBUFNIS6

Shifter Buffer N Nibble Swapped Register
address_offset : 0x3C54 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFNIS6 SHIFTBUFNIS6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFNIS

SHIFTBUFNIS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUFHWS7

Shifter Buffer N Half Word Swapped Register
address_offset : 0x3F70 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFHWS7 SHIFTBUFHWS7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFHWS

SHIFTBUFHWS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


PARAM

Parameter Register
address_offset : 0x4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

PARAM PARAM read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTER TIMER PIN TRIGGER

SHIFTER : Shifter Number
bits : 0 - 7 (8 bit)
access : read-only

TIMER : Timer Number
bits : 8 - 15 (8 bit)
access : read-only

PIN : Pin Number
bits : 16 - 23 (8 bit)
access : read-only

TRIGGER : Trigger Number
bits : 24 - 31 (8 bit)
access : read-only


SHIFTSTATE

Shifter State Register
address_offset : 0x40 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTSTATE SHIFTSTATE read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 STATE

STATE : Current State Pointer
bits : 0 - 2 (3 bit)
access : read-write


SHIFTBUF0

Shifter Buffer N Register
address_offset : 0x400 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUF0 SHIFTBUF0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUF

SHIFTBUF : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTCFG2

Shifter Configuration N Register
address_offset : 0x40C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTCFG2 SHIFTCFG2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SSTART SSTOP INSRC PWIDTH

SSTART : Shifter Start bit
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

#00 : 00

Start bit disabled for transmitter/receiver/match store, transmitter loads data on enable

#01 : 01

Start bit disabled for transmitter/receiver/match store, transmitter loads data on first shift

#10 : 10

Transmitter outputs start bit value 0 before loading data on first shift, receiver/match store sets error flag if start bit is not 0

#11 : 11

Transmitter outputs start bit value 1 before loading data on first shift, receiver/match store sets error flag if start bit is not 1

End of enumeration elements list.

SSTOP : Shifter Stop bit
bits : 4 - 5 (2 bit)
access : read-write

Enumeration:

#00 : 00

Stop bit disabled for transmitter/receiver/match store

#01 : 01

Reserved for transmitter/receiver/match store

#10 : 10

Transmitter outputs stop bit value 0 on store, receiver/match store sets error flag if stop bit is not 0

#11 : 11

Transmitter outputs stop bit value 1 on store, receiver/match store sets error flag if stop bit is not 1

End of enumeration elements list.

INSRC : Input Source
bits : 8 - 8 (1 bit)
access : read-write

Enumeration:

#0 : 0

Pin

#1 : 1

Shifter N+1 Output

End of enumeration elements list.

PWIDTH : Parallel Width
bits : 16 - 20 (5 bit)
access : read-write


SHIFTBUFNIS7

Shifter Buffer N Nibble Swapped Register
address_offset : 0x43F0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFNIS7 SHIFTBUFNIS7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFNIS

SHIFTBUFNIS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTCTL6

Shifter Control N Register
address_offset : 0x454 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTCTL6 SHIFTCTL6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SMOD PINPOL PINSEL PINCFG TIMPOL TIMSEL

SMOD : Shifter Mode
bits : 0 - 2 (3 bit)
access : read-write

Enumeration:

#000 : 000

Disabled.

#001 : 001

Receive mode. Captures the current Shifter content into the SHIFTBUF on expiration of the Timer.

#010 : 010

Transmit mode. Load SHIFTBUF contents into the Shifter on expiration of the Timer.

#100 : 100

Match Store mode. Shifter data is compared to SHIFTBUF content on expiration of the Timer.

#101 : 101

Match Continuous mode. Shifter data is continuously compared to SHIFTBUF contents.

#110 : 110

State mode. SHIFTBUF contents are used for storing programmable state attributes.

#111 : 111

Logic mode. SHIFTBUF contents are used for implementing programmable logic look up table.

End of enumeration elements list.

PINPOL : Shifter Pin Polarity
bits : 7 - 7 (1 bit)
access : read-write

Enumeration:

#0 : 0

Pin is active high

#1 : 1

Pin is active low

End of enumeration elements list.

PINSEL : Shifter Pin Select
bits : 8 - 12 (5 bit)
access : read-write

PINCFG : Shifter Pin Configuration
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

#00 : 00

Shifter pin output disabled

#01 : 01

Shifter pin open drain or bidirectional output enable

#10 : 10

Shifter pin bidirectional output data

#11 : 11

Shifter pin output

End of enumeration elements list.

TIMPOL : Timer Polarity
bits : 23 - 23 (1 bit)
access : read-write

Enumeration:

#0 : 0

Shift on posedge of Shift clock

#1 : 1

Shift on negedge of Shift clock

End of enumeration elements list.

TIMSEL : Timer Select
bits : 24 - 26 (3 bit)
access : read-write


SHIFTCTL7

Shifter Control N Register
address_offset : 0x4F0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTCTL7 SHIFTCTL7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SMOD PINPOL PINSEL PINCFG TIMPOL TIMSEL

SMOD : Shifter Mode
bits : 0 - 2 (3 bit)
access : read-write

Enumeration:

#000 : 000

Disabled.

#001 : 001

Receive mode. Captures the current Shifter content into the SHIFTBUF on expiration of the Timer.

#010 : 010

Transmit mode. Load SHIFTBUF contents into the Shifter on expiration of the Timer.

#100 : 100

Match Store mode. Shifter data is compared to SHIFTBUF content on expiration of the Timer.

#101 : 101

Match Continuous mode. Shifter data is continuously compared to SHIFTBUF contents.

#110 : 110

State mode. SHIFTBUF contents are used for storing programmable state attributes.

#111 : 111

Logic mode. SHIFTBUF contents are used for implementing programmable logic look up table.

End of enumeration elements list.

PINPOL : Shifter Pin Polarity
bits : 7 - 7 (1 bit)
access : read-write

Enumeration:

#0 : 0

Pin is active high

#1 : 1

Pin is active low

End of enumeration elements list.

PINSEL : Shifter Pin Select
bits : 8 - 12 (5 bit)
access : read-write

PINCFG : Shifter Pin Configuration
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

#00 : 00

Shifter pin output disabled

#01 : 01

Shifter pin open drain or bidirectional output enable

#10 : 10

Shifter pin bidirectional output data

#11 : 11

Shifter pin output

End of enumeration elements list.

TIMPOL : Timer Polarity
bits : 23 - 23 (1 bit)
access : read-write

Enumeration:

#0 : 0

Shift on posedge of Shift clock

#1 : 1

Shift on negedge of Shift clock

End of enumeration elements list.

TIMSEL : Timer Select
bits : 24 - 26 (3 bit)
access : read-write


SHIFTBUFBIS0

Shifter Buffer N Bit Swapped Register
address_offset : 0x500 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFBIS0 SHIFTBUFBIS0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFBIS

SHIFTBUFBIS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTCFG3

Shifter Configuration N Register
address_offset : 0x518 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTCFG3 SHIFTCFG3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SSTART SSTOP INSRC PWIDTH

SSTART : Shifter Start bit
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

#00 : 00

Start bit disabled for transmitter/receiver/match store, transmitter loads data on enable

#01 : 01

Start bit disabled for transmitter/receiver/match store, transmitter loads data on first shift

#10 : 10

Transmitter outputs start bit value 0 before loading data on first shift, receiver/match store sets error flag if start bit is not 0

#11 : 11

Transmitter outputs start bit value 1 before loading data on first shift, receiver/match store sets error flag if start bit is not 1

End of enumeration elements list.

SSTOP : Shifter Stop bit
bits : 4 - 5 (2 bit)
access : read-write

Enumeration:

#00 : 00

Stop bit disabled for transmitter/receiver/match store

#01 : 01

Reserved for transmitter/receiver/match store

#10 : 10

Transmitter outputs stop bit value 0 on store, receiver/match store sets error flag if stop bit is not 0

#11 : 11

Transmitter outputs stop bit value 1 on store, receiver/match store sets error flag if stop bit is not 1

End of enumeration elements list.

INSRC : Input Source
bits : 8 - 8 (1 bit)
access : read-write

Enumeration:

#0 : 0

Pin

#1 : 1

Shifter N+1 Output

End of enumeration elements list.

PWIDTH : Parallel Width
bits : 16 - 20 (5 bit)
access : read-write


SHIFTBUFBYS0

Shifter Buffer N Byte Swapped Register
address_offset : 0x600 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFBYS0 SHIFTBUFBYS0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFBYS

SHIFTBUFBYS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUF1

Shifter Buffer N Register
address_offset : 0x604 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUF1 SHIFTBUF1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUF

SHIFTBUF : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTCFG4

Shifter Configuration N Register
address_offset : 0x628 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTCFG4 SHIFTCFG4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SSTART SSTOP INSRC PWIDTH

SSTART : Shifter Start bit
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

#00 : 00

Start bit disabled for transmitter/receiver/match store, transmitter loads data on enable

#01 : 01

Start bit disabled for transmitter/receiver/match store, transmitter loads data on first shift

#10 : 10

Transmitter outputs start bit value 0 before loading data on first shift, receiver/match store sets error flag if start bit is not 0

#11 : 11

Transmitter outputs start bit value 1 before loading data on first shift, receiver/match store sets error flag if start bit is not 1

End of enumeration elements list.

SSTOP : Shifter Stop bit
bits : 4 - 5 (2 bit)
access : read-write

Enumeration:

#00 : 00

Stop bit disabled for transmitter/receiver/match store

#01 : 01

Reserved for transmitter/receiver/match store

#10 : 10

Transmitter outputs stop bit value 0 on store, receiver/match store sets error flag if stop bit is not 0

#11 : 11

Transmitter outputs stop bit value 1 on store, receiver/match store sets error flag if stop bit is not 1

End of enumeration elements list.

INSRC : Input Source
bits : 8 - 8 (1 bit)
access : read-write

Enumeration:

#0 : 0

Pin

#1 : 1

Shifter N+1 Output

End of enumeration elements list.

PWIDTH : Parallel Width
bits : 16 - 20 (5 bit)
access : read-write


SHIFTBUFBBS0

Shifter Buffer N Bit Byte Swapped Register
address_offset : 0x700 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFBBS0 SHIFTBUFBBS0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFBBS

SHIFTBUFBBS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTCFG5

Shifter Configuration N Register
address_offset : 0x73C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTCFG5 SHIFTCFG5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SSTART SSTOP INSRC PWIDTH

SSTART : Shifter Start bit
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

#00 : 00

Start bit disabled for transmitter/receiver/match store, transmitter loads data on enable

#01 : 01

Start bit disabled for transmitter/receiver/match store, transmitter loads data on first shift

#10 : 10

Transmitter outputs start bit value 0 before loading data on first shift, receiver/match store sets error flag if start bit is not 0

#11 : 11

Transmitter outputs start bit value 1 before loading data on first shift, receiver/match store sets error flag if start bit is not 1

End of enumeration elements list.

SSTOP : Shifter Stop bit
bits : 4 - 5 (2 bit)
access : read-write

Enumeration:

#00 : 00

Stop bit disabled for transmitter/receiver/match store

#01 : 01

Reserved for transmitter/receiver/match store

#10 : 10

Transmitter outputs stop bit value 0 on store, receiver/match store sets error flag if stop bit is not 0

#11 : 11

Transmitter outputs stop bit value 1 on store, receiver/match store sets error flag if stop bit is not 1

End of enumeration elements list.

INSRC : Input Source
bits : 8 - 8 (1 bit)
access : read-write

Enumeration:

#0 : 0

Pin

#1 : 1

Shifter N+1 Output

End of enumeration elements list.

PWIDTH : Parallel Width
bits : 16 - 20 (5 bit)
access : read-write


SHIFTBUFBIS1

Shifter Buffer N Bit Swapped Register
address_offset : 0x784 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFBIS1 SHIFTBUFBIS1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFBIS

SHIFTBUFBIS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


CTRL

FlexIO Control Register
address_offset : 0x8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CTRL CTRL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 FLEXEN SWRST FASTACC DBGE DOZEN

FLEXEN : FlexIO Enable
bits : 0 - 0 (1 bit)
access : read-write

Enumeration:

#0 : 0

FlexIO module is disabled.

#1 : 1

FlexIO module is enabled.

End of enumeration elements list.

SWRST : Software Reset
bits : 1 - 1 (1 bit)
access : read-write

Enumeration:

#0 : 0

Software reset is disabled

#1 : 1

Software reset is enabled, all FlexIO registers except the Control Register are reset.

End of enumeration elements list.

FASTACC : Fast Access
bits : 2 - 2 (1 bit)
access : read-write

Enumeration:

#0 : 0

Configures for normal register accesses to FlexIO

#1 : 1

Configures for fast register accesses to FlexIO

End of enumeration elements list.

DBGE : Debug Enable
bits : 30 - 30 (1 bit)
access : read-write

Enumeration:

#0 : 0

FlexIO is disabled in debug modes.

#1 : 1

FlexIO is enabled in debug modes

End of enumeration elements list.

DOZEN : Doze Enable
bits : 31 - 31 (1 bit)
access : read-write

Enumeration:

#0 : 0

FlexIO enabled in Doze modes.

#1 : 1

FlexIO disabled in Doze modes.

End of enumeration elements list.


TIMCTL0

Timer Control N Register
address_offset : 0x800 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TIMCTL0 TIMCTL0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TIMOD PINPOL PINSEL PINCFG TRGSRC TRGPOL TRGSEL

TIMOD : Timer Mode
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

#00 : 00

Timer Disabled.

#01 : 01

Dual 8-bit counters baud/bit mode.

#10 : 10

Dual 8-bit counters PWM mode.

#11 : 11

Single 16-bit counter mode.

End of enumeration elements list.

PINPOL : Timer Pin Polarity
bits : 7 - 7 (1 bit)
access : read-write

Enumeration:

#0 : 0

Pin is active high

#1 : 1

Pin is active low

End of enumeration elements list.

PINSEL : Timer Pin Select
bits : 8 - 12 (5 bit)
access : read-write

PINCFG : Timer Pin Configuration
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

#00 : 00

Timer pin output disabled

#01 : 01

Timer pin open drain or bidirectional output enable

#10 : 10

Timer pin bidirectional output data

#11 : 11

Timer pin output

End of enumeration elements list.

TRGSRC : Trigger Source
bits : 22 - 22 (1 bit)
access : read-write

Enumeration:

#0 : 0

External trigger selected

#1 : 1

Internal trigger selected

End of enumeration elements list.

TRGPOL : Trigger Polarity
bits : 23 - 23 (1 bit)
access : read-write

Enumeration:

#0 : 0

Trigger active high

#1 : 1

Trigger active low

End of enumeration elements list.

TRGSEL : Trigger Select
bits : 24 - 29 (6 bit)
access : read-write


SHIFTBUF2

Shifter Buffer N Register
address_offset : 0x80C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUF2 SHIFTBUF2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUF

SHIFTBUF : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTCFG6

Shifter Configuration N Register
address_offset : 0x854 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTCFG6 SHIFTCFG6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SSTART SSTOP INSRC PWIDTH

SSTART : Shifter Start bit
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

#00 : 00

Start bit disabled for transmitter/receiver/match store, transmitter loads data on enable

#01 : 01

Start bit disabled for transmitter/receiver/match store, transmitter loads data on first shift

#10 : 10

Transmitter outputs start bit value 0 before loading data on first shift, receiver/match store sets error flag if start bit is not 0

#11 : 11

Transmitter outputs start bit value 1 before loading data on first shift, receiver/match store sets error flag if start bit is not 1

End of enumeration elements list.

SSTOP : Shifter Stop bit
bits : 4 - 5 (2 bit)
access : read-write

Enumeration:

#00 : 00

Stop bit disabled for transmitter/receiver/match store

#01 : 01

Reserved for transmitter/receiver/match store

#10 : 10

Transmitter outputs stop bit value 0 on store, receiver/match store sets error flag if stop bit is not 0

#11 : 11

Transmitter outputs stop bit value 1 on store, receiver/match store sets error flag if stop bit is not 1

End of enumeration elements list.

INSRC : Input Source
bits : 8 - 8 (1 bit)
access : read-write

Enumeration:

#0 : 0

Pin

#1 : 1

Shifter N+1 Output

End of enumeration elements list.

PWIDTH : Parallel Width
bits : 16 - 20 (5 bit)
access : read-write


TIMCFG0

Timer Configuration N Register
address_offset : 0x900 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TIMCFG0 TIMCFG0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TSTART TSTOP TIMENA TIMDIS TIMRST TIMDEC TIMOUT

TSTART : Timer Start Bit
bits : 1 - 1 (1 bit)
access : read-write

Enumeration:

#0 : 0

Start bit disabled

#1 : 1

Start bit enabled

End of enumeration elements list.

TSTOP : Timer Stop Bit
bits : 4 - 5 (2 bit)
access : read-write

Enumeration:

#00 : 00

Stop bit disabled

#01 : 01

Stop bit is enabled on timer compare

#10 : 10

Stop bit is enabled on timer disable

#11 : 11

Stop bit is enabled on timer compare and timer disable

End of enumeration elements list.

TIMENA : Timer Enable
bits : 8 - 10 (3 bit)
access : read-write

Enumeration:

#000 : 000

Timer always enabled

#001 : 001

Timer enabled on Timer N-1 enable

#010 : 010

Timer enabled on Trigger high

#011 : 011

Timer enabled on Trigger high and Pin high

#100 : 100

Timer enabled on Pin rising edge

#101 : 101

Timer enabled on Pin rising edge and Trigger high

#110 : 110

Timer enabled on Trigger rising edge

#111 : 111

Timer enabled on Trigger rising or falling edge

End of enumeration elements list.

TIMDIS : Timer Disable
bits : 12 - 14 (3 bit)
access : read-write

Enumeration:

#000 : 000

Timer never disabled

#001 : 001

Timer disabled on Timer N-1 disable

#010 : 010

Timer disabled on Timer compare

#011 : 011

Timer disabled on Timer compare and Trigger Low

#100 : 100

Timer disabled on Pin rising or falling edge

#101 : 101

Timer disabled on Pin rising or falling edge provided Trigger is high

#110 : 110

Timer disabled on Trigger falling edge

End of enumeration elements list.

TIMRST : Timer Reset
bits : 16 - 18 (3 bit)
access : read-write

Enumeration:

#000 : 000

Timer never reset

#010 : 010

Timer reset on Timer Pin equal to Timer Output

#011 : 011

Timer reset on Timer Trigger equal to Timer Output

#100 : 100

Timer reset on Timer Pin rising edge

#110 : 110

Timer reset on Trigger rising edge

#111 : 111

Timer reset on Trigger rising or falling edge

End of enumeration elements list.

TIMDEC : Timer Decrement
bits : 20 - 21 (2 bit)
access : read-write

Enumeration:

#00 : 00

Decrement counter on FlexIO clock, Shift clock equals Timer output.

#01 : 01

Decrement counter on Trigger input (both edges), Shift clock equals Timer output.

#10 : 10

Decrement counter on Pin input (both edges), Shift clock equals Pin input.

#11 : 11

Decrement counter on Trigger input (both edges), Shift clock equals Trigger input.

End of enumeration elements list.

TIMOUT : Timer Output
bits : 24 - 25 (2 bit)
access : read-write

Enumeration:

#00 : 00

Timer output is logic one when enabled and is not affected by timer reset

#01 : 01

Timer output is logic zero when enabled and is not affected by timer reset

#10 : 10

Timer output is logic one when enabled and on timer reset

#11 : 11

Timer output is logic zero when enabled and on timer reset

End of enumeration elements list.


SHIFTBUFBYS1

Shifter Buffer N Byte Swapped Register
address_offset : 0x904 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFBYS1 SHIFTBUFBYS1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFBYS

SHIFTBUFBYS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTCFG7

Shifter Configuration N Register
address_offset : 0x970 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTCFG7 SHIFTCFG7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SSTART SSTOP INSRC PWIDTH

SSTART : Shifter Start bit
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

#00 : 00

Start bit disabled for transmitter/receiver/match store, transmitter loads data on enable

#01 : 01

Start bit disabled for transmitter/receiver/match store, transmitter loads data on first shift

#10 : 10

Transmitter outputs start bit value 0 before loading data on first shift, receiver/match store sets error flag if start bit is not 0

#11 : 11

Transmitter outputs start bit value 1 before loading data on first shift, receiver/match store sets error flag if start bit is not 1

End of enumeration elements list.

SSTOP : Shifter Stop bit
bits : 4 - 5 (2 bit)
access : read-write

Enumeration:

#00 : 00

Stop bit disabled for transmitter/receiver/match store

#01 : 01

Reserved for transmitter/receiver/match store

#10 : 10

Transmitter outputs stop bit value 0 on store, receiver/match store sets error flag if stop bit is not 0

#11 : 11

Transmitter outputs stop bit value 1 on store, receiver/match store sets error flag if stop bit is not 1

End of enumeration elements list.

INSRC : Input Source
bits : 8 - 8 (1 bit)
access : read-write

Enumeration:

#0 : 0

Pin

#1 : 1

Shifter N+1 Output

End of enumeration elements list.

PWIDTH : Parallel Width
bits : 16 - 20 (5 bit)
access : read-write


TIMCMP0

Timer Compare N Register
address_offset : 0xA00 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TIMCMP0 TIMCMP0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CMP

CMP : Timer Compare Value
bits : 0 - 15 (16 bit)
access : read-write


SHIFTBUFBIS2

Shifter Buffer N Bit Swapped Register
address_offset : 0xA0C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFBIS2 SHIFTBUFBIS2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFBIS

SHIFTBUFBIS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUF3

Shifter Buffer N Register
address_offset : 0xA18 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUF3 SHIFTBUF3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUF

SHIFTBUF : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUFBBS1

Shifter Buffer N Bit Byte Swapped Register
address_offset : 0xA84 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFBBS1 SHIFTBUFBBS1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFBBS

SHIFTBUFBBS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


PIN

Pin State Register
address_offset : 0xC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

PIN PIN read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 PDI

PDI : Pin Data Input
bits : 0 - 31 (32 bit)
access : read-only


TIMCTL1

Timer Control N Register
address_offset : 0xC04 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TIMCTL1 TIMCTL1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TIMOD PINPOL PINSEL PINCFG TRGSRC TRGPOL TRGSEL

TIMOD : Timer Mode
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

#00 : 00

Timer Disabled.

#01 : 01

Dual 8-bit counters baud/bit mode.

#10 : 10

Dual 8-bit counters PWM mode.

#11 : 11

Single 16-bit counter mode.

End of enumeration elements list.

PINPOL : Timer Pin Polarity
bits : 7 - 7 (1 bit)
access : read-write

Enumeration:

#0 : 0

Pin is active high

#1 : 1

Pin is active low

End of enumeration elements list.

PINSEL : Timer Pin Select
bits : 8 - 12 (5 bit)
access : read-write

PINCFG : Timer Pin Configuration
bits : 16 - 17 (2 bit)
access : read-write

Enumeration:

#00 : 00

Timer pin output disabled

#01 : 01

Timer pin open drain or bidirectional output enable

#10 : 10

Timer pin bidirectional output data

#11 : 11

Timer pin output

End of enumeration elements list.

TRGSRC : Trigger Source
bits : 22 - 22 (1 bit)
access : read-write

Enumeration:

#0 : 0

External trigger selected

#1 : 1

Internal trigger selected

End of enumeration elements list.

TRGPOL : Trigger Polarity
bits : 23 - 23 (1 bit)
access : read-write

Enumeration:

#0 : 0

Trigger active high

#1 : 1

Trigger active low

End of enumeration elements list.

TRGSEL : Trigger Select
bits : 24 - 29 (6 bit)
access : read-write


SHIFTBUFBYS2

Shifter Buffer N Byte Swapped Register
address_offset : 0xC0C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFBYS2 SHIFTBUFBYS2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFBYS

SHIFTBUFBYS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUF4

Shifter Buffer N Register
address_offset : 0xC28 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUF4 SHIFTBUF4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUF

SHIFTBUF : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUFBIS3

Shifter Buffer N Bit Swapped Register
address_offset : 0xC98 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFBIS3 SHIFTBUFBIS3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFBIS

SHIFTBUFBIS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUFNBS0

Shifter Buffer N Nibble Byte Swapped Register
address_offset : 0xD00 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFNBS0 SHIFTBUFNBS0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFNBS

SHIFTBUFNBS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


TIMCFG1

Timer Configuration N Register
address_offset : 0xD84 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TIMCFG1 TIMCFG1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TSTART TSTOP TIMENA TIMDIS TIMRST TIMDEC TIMOUT

TSTART : Timer Start Bit
bits : 1 - 1 (1 bit)
access : read-write

Enumeration:

#0 : 0

Start bit disabled

#1 : 1

Start bit enabled

End of enumeration elements list.

TSTOP : Timer Stop Bit
bits : 4 - 5 (2 bit)
access : read-write

Enumeration:

#00 : 00

Stop bit disabled

#01 : 01

Stop bit is enabled on timer compare

#10 : 10

Stop bit is enabled on timer disable

#11 : 11

Stop bit is enabled on timer compare and timer disable

End of enumeration elements list.

TIMENA : Timer Enable
bits : 8 - 10 (3 bit)
access : read-write

Enumeration:

#000 : 000

Timer always enabled

#001 : 001

Timer enabled on Timer N-1 enable

#010 : 010

Timer enabled on Trigger high

#011 : 011

Timer enabled on Trigger high and Pin high

#100 : 100

Timer enabled on Pin rising edge

#101 : 101

Timer enabled on Pin rising edge and Trigger high

#110 : 110

Timer enabled on Trigger rising edge

#111 : 111

Timer enabled on Trigger rising or falling edge

End of enumeration elements list.

TIMDIS : Timer Disable
bits : 12 - 14 (3 bit)
access : read-write

Enumeration:

#000 : 000

Timer never disabled

#001 : 001

Timer disabled on Timer N-1 disable

#010 : 010

Timer disabled on Timer compare

#011 : 011

Timer disabled on Timer compare and Trigger Low

#100 : 100

Timer disabled on Pin rising or falling edge

#101 : 101

Timer disabled on Pin rising or falling edge provided Trigger is high

#110 : 110

Timer disabled on Trigger falling edge

End of enumeration elements list.

TIMRST : Timer Reset
bits : 16 - 18 (3 bit)
access : read-write

Enumeration:

#000 : 000

Timer never reset

#010 : 010

Timer reset on Timer Pin equal to Timer Output

#011 : 011

Timer reset on Timer Trigger equal to Timer Output

#100 : 100

Timer reset on Timer Pin rising edge

#110 : 110

Timer reset on Trigger rising edge

#111 : 111

Timer reset on Trigger rising or falling edge

End of enumeration elements list.

TIMDEC : Timer Decrement
bits : 20 - 21 (2 bit)
access : read-write

Enumeration:

#00 : 00

Decrement counter on FlexIO clock, Shift clock equals Timer output.

#01 : 01

Decrement counter on Trigger input (both edges), Shift clock equals Timer output.

#10 : 10

Decrement counter on Pin input (both edges), Shift clock equals Pin input.

#11 : 11

Decrement counter on Trigger input (both edges), Shift clock equals Trigger input.

End of enumeration elements list.

TIMOUT : Timer Output
bits : 24 - 25 (2 bit)
access : read-write

Enumeration:

#00 : 00

Timer output is logic one when enabled and is not affected by timer reset

#01 : 01

Timer output is logic zero when enabled and is not affected by timer reset

#10 : 10

Timer output is logic one when enabled and on timer reset

#11 : 11

Timer output is logic zero when enabled and on timer reset

End of enumeration elements list.


SHIFTBUFHWS0

Shifter Buffer N Half Word Swapped Register
address_offset : 0xE00 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFHWS0 SHIFTBUFHWS0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFHWS

SHIFTBUFHWS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUFBBS2

Shifter Buffer N Bit Byte Swapped Register
address_offset : 0xE0C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFBBS2 SHIFTBUFBBS2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFBBS

SHIFTBUFBBS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUF5

Shifter Buffer N Register
address_offset : 0xE3C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUF5 SHIFTBUF5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUF

SHIFTBUF : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUFNIS0

Shifter Buffer N Nibble Swapped Register
address_offset : 0xF00 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFNIS0 SHIFTBUFNIS0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFNIS

SHIFTBUFNIS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


TIMCMP1

Timer Compare N Register
address_offset : 0xF04 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TIMCMP1 TIMCMP1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CMP

CMP : Timer Compare Value
bits : 0 - 15 (16 bit)
access : read-write


SHIFTBUFBYS3

Shifter Buffer N Byte Swapped Register
address_offset : 0xF18 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFBYS3 SHIFTBUFBYS3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFBYS

SHIFTBUFBYS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write


SHIFTBUFBIS4

Shifter Buffer N Bit Swapped Register
address_offset : 0xF28 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SHIFTBUFBIS4 SHIFTBUFBIS4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SHIFTBUFBIS

SHIFTBUFBIS : Shift Buffer
bits : 0 - 31 (32 bit)
access : read-write



Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !

This website is sponsored by EmbeetleEmbeetle, an IDE designed from scratch for embedded software developers.