\n
address_offset : 0x0 Bytes (0x0)
size : 0x50 byte (0x0)
mem_usage : registers
protection : not protected
Mode Register
address_offset : 0x0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CANEN : CAN Controller Enable
bits : 0 - 0 (1 bit)
access : read-write
LPM : Disable/Enable Low Power Mode
bits : 1 - 1 (1 bit)
access : read-write
ABM : Disable/Enable Autobaud/Listen mode
bits : 2 - 2 (1 bit)
access : read-write
OVL : Disable/Enable Overload Frame
bits : 3 - 3 (1 bit)
access : read-write
TEOF : Timestamp messages at each end of Frame
bits : 4 - 4 (1 bit)
access : read-write
TTM : Disable/Enable Time Triggered Mode
bits : 5 - 5 (1 bit)
access : read-write
TIMFRZ : Enable Timer Freeze
bits : 6 - 6 (1 bit)
access : read-write
DRPT : Disable Repeat
bits : 7 - 7 (1 bit)
access : read-write
RXSYNC : Reception Synchronization Stage (not readable)
bits : 24 - 26 (3 bit)
access : read-write
Enumeration:
0x0 : DOUBLE_PP
Rx Signal with Double Synchro Stages (2 Positive Edges)
0x1 : DOUBLE_PN
Rx Signal with Double Synchro Stages (One Positive Edge and One Negative Edge)
0x2 : SINGLE_P
Rx Signal with Single Synchro Stage (Positive Edge)
0x3 : NONE
Rx Signal with No Synchro Stage
End of enumeration elements list.
Status Register
address_offset : 0x10 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MB0 : Mailbox 0 Event
bits : 0 - 0 (1 bit)
access : read-only
MB1 : Mailbox 1 Event
bits : 1 - 1 (1 bit)
access : read-only
MB2 : Mailbox 2 Event
bits : 2 - 2 (1 bit)
access : read-only
MB3 : Mailbox 3 Event
bits : 3 - 3 (1 bit)
access : read-only
MB4 : Mailbox 4 Event
bits : 4 - 4 (1 bit)
access : read-only
MB5 : Mailbox 5 Event
bits : 5 - 5 (1 bit)
access : read-only
MB6 : Mailbox 6 Event
bits : 6 - 6 (1 bit)
access : read-only
MB7 : Mailbox 7 Event
bits : 7 - 7 (1 bit)
access : read-only
ERRA : Error Active Mode
bits : 16 - 16 (1 bit)
access : read-only
WARN : Warning Limit
bits : 17 - 17 (1 bit)
access : read-only
ERRP : Error Passive Mode
bits : 18 - 18 (1 bit)
access : read-only
BOFF : Bus Off Mode
bits : 19 - 19 (1 bit)
access : read-only
SLEEP : CAN controller in Low power Mode
bits : 20 - 20 (1 bit)
access : read-only
WAKEUP : CAN controller is not in Low power Mode
bits : 21 - 21 (1 bit)
access : read-only
TOVF : Timer Overflow
bits : 22 - 22 (1 bit)
access : read-only
TSTP :
bits : 23 - 23 (1 bit)
access : read-only
CERR : Mailbox CRC Error
bits : 24 - 24 (1 bit)
access : read-only
SERR : Mailbox Stuffing Error
bits : 25 - 25 (1 bit)
access : read-only
AERR : Acknowledgment Error
bits : 26 - 26 (1 bit)
access : read-only
FERR : Form Error
bits : 27 - 27 (1 bit)
access : read-only
BERR : Bit Error
bits : 28 - 28 (1 bit)
access : read-only
RBSY : Receiver busy
bits : 29 - 29 (1 bit)
access : read-only
TBSY : Transmitter busy
bits : 30 - 30 (1 bit)
access : read-only
OVLSY : Overload busy
bits : 31 - 31 (1 bit)
access : read-only
Baudrate Register
address_offset : 0x14 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PHASE2 : Phase 2 segment
bits : 0 - 2 (3 bit)
access : read-write
PHASE1 : Phase 1 segment
bits : 4 - 6 (3 bit)
access : read-write
PROPAG : Programming time segment
bits : 8 - 10 (3 bit)
access : read-write
SJW : Re-synchronization jump width
bits : 12 - 13 (2 bit)
access : read-write
BRP : Baudrate Prescaler.
bits : 16 - 22 (7 bit)
access : read-write
SMP : Sampling Mode
bits : 24 - 24 (1 bit)
access : read-write
Enumeration:
0 : ONCE
The incoming bit stream is sampled once at sample point.
1 : THREE
The incoming bit stream is sampled three times with a period of a MCK clock period, centered on sample point.
End of enumeration elements list.
Timer Register
address_offset : 0x18 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
TIMER : Timer
bits : 0 - 15 (16 bit)
access : read-only
Timestamp Register
address_offset : 0x1C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MTIMESTAMP : Timestamp
bits : 0 - 15 (16 bit)
access : read-only
Error Counter Register
address_offset : 0x20 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
REC : Receive Error Counter
bits : 0 - 7 (8 bit)
access : read-only
TEC : Transmit Error Counter
bits : 16 - 23 (8 bit)
access : read-only
Mailbox Mode Register (MB = 0)
address_offset : 0x200 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MTIMEMARK : Mailbox Timemark
bits : 0 - 15 (16 bit)
access : read-write
PRIOR : Mailbox Priority
bits : 16 - 19 (4 bit)
access : read-write
MOT : Mailbox Object Type
bits : 24 - 26 (3 bit)
access : read-write
Enumeration:
0x0 : MB_DISABLED
Mailbox is disabled. This prevents receiving or transmitting any messages with this mailbox.
0x1 : MB_RX
Reception Mailbox. Mailbox is configured for reception. If a message is received while the mailbox data register is full, it is discarded.
0x2 : MB_RX_OVERWRITE
Reception mailbox with overwrite. Mailbox is configured for reception. If a message is received while the mailbox is full, it overwrites the previous message.
0x3 : MB_TX
Transmit mailbox. Mailbox is configured for transmission.
0x4 : MB_CONSUMER
Consumer Mailbox. Mailbox is configured in reception but behaves as a Transmit Mailbox, i.e., it sends a remote frame and waits for an answer.
0x5 : MB_PRODUCER
Producer Mailbox. Mailbox is configured in transmission but also behaves like a reception mailbox, i.e., it waits to receive a Remote Frame before sending its contents.
End of enumeration elements list.
Mailbox Acceptance Mask Register (MB = 0)
address_offset : 0x204 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MIDvB : Complementary bits for identifier in extended frame mode
bits : 0 - 17 (18 bit)
access : read-write
MIDvA : Identifier for standard frame mode
bits : 18 - 28 (11 bit)
access : read-write
MIDE : Identifier Version
bits : 29 - 29 (1 bit)
access : read-write
Mailbox ID Register (MB = 0)
address_offset : 0x208 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MIDvB : Complementary bits for identifier in extended frame mode
bits : 0 - 17 (18 bit)
access : read-write
MIDvA : Identifier for standard frame mode
bits : 18 - 28 (11 bit)
access : read-write
MIDE : Identifier Version
bits : 29 - 29 (1 bit)
access : read-write
Mailbox Family ID Register (MB = 0)
address_offset : 0x20C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MFID : Family ID
bits : 0 - 28 (29 bit)
access : read-only
Mailbox Status Register (MB = 0)
address_offset : 0x210 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MTIMESTAMP : Timer value
bits : 0 - 15 (16 bit)
access : read-only
MDLC : Mailbox Data Length Code
bits : 16 - 19 (4 bit)
access : read-only
MRTR : Mailbox Remote Transmission Request
bits : 20 - 20 (1 bit)
access : read-only
MABT : Mailbox Message Abort
bits : 22 - 22 (1 bit)
access : read-only
MRDY : Mailbox Ready
bits : 23 - 23 (1 bit)
access : read-only
MMI : Mailbox Message Ignored
bits : 24 - 24 (1 bit)
access : read-only
Mailbox Data Low Register (MB = 0)
address_offset : 0x214 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MDL : Message Data Low Value
bits : 0 - 31 (32 bit)
access : read-write
Mailbox Data High Register (MB = 0)
address_offset : 0x218 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MDH : Message Data High Value
bits : 0 - 31 (32 bit)
access : read-write
Mailbox Control Register (MB = 0)
address_offset : 0x21C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0
MDLC : Mailbox Data Length Code
bits : 16 - 19 (4 bit)
access : write-only
MRTR : Mailbox Remote Transmission Request
bits : 20 - 20 (1 bit)
access : write-only
MACR : Abort Request for Mailbox x
bits : 22 - 22 (1 bit)
access : write-only
MTCR : Mailbox Transfer Command
bits : 23 - 23 (1 bit)
access : write-only
Mailbox Mode Register (MB = 1)
address_offset : 0x220 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MTIMEMARK : Mailbox Timemark
bits : 0 - 15 (16 bit)
access : read-write
PRIOR : Mailbox Priority
bits : 16 - 19 (4 bit)
access : read-write
MOT : Mailbox Object Type
bits : 24 - 26 (3 bit)
access : read-write
Enumeration:
0x0 : MB_DISABLED
Mailbox is disabled. This prevents receiving or transmitting any messages with this mailbox.
0x1 : MB_RX
Reception Mailbox. Mailbox is configured for reception. If a message is received while the mailbox data register is full, it is discarded.
0x2 : MB_RX_OVERWRITE
Reception mailbox with overwrite. Mailbox is configured for reception. If a message is received while the mailbox is full, it overwrites the previous message.
0x3 : MB_TX
Transmit mailbox. Mailbox is configured for transmission.
0x4 : MB_CONSUMER
Consumer Mailbox. Mailbox is configured in reception but behaves as a Transmit Mailbox, i.e., it sends a remote frame and waits for an answer.
0x5 : MB_PRODUCER
Producer Mailbox. Mailbox is configured in transmission but also behaves like a reception mailbox, i.e., it waits to receive a Remote Frame before sending its contents.
End of enumeration elements list.
Mailbox Acceptance Mask Register (MB = 1)
address_offset : 0x224 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MIDvB : Complementary bits for identifier in extended frame mode
bits : 0 - 17 (18 bit)
access : read-write
MIDvA : Identifier for standard frame mode
bits : 18 - 28 (11 bit)
access : read-write
MIDE : Identifier Version
bits : 29 - 29 (1 bit)
access : read-write
Mailbox ID Register (MB = 1)
address_offset : 0x228 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MIDvB : Complementary bits for identifier in extended frame mode
bits : 0 - 17 (18 bit)
access : read-write
MIDvA : Identifier for standard frame mode
bits : 18 - 28 (11 bit)
access : read-write
MIDE : Identifier Version
bits : 29 - 29 (1 bit)
access : read-write
Mailbox Family ID Register (MB = 1)
address_offset : 0x22C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MFID : Family ID
bits : 0 - 28 (29 bit)
access : read-only
Mailbox Status Register (MB = 1)
address_offset : 0x230 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MTIMESTAMP : Timer value
bits : 0 - 15 (16 bit)
access : read-only
MDLC : Mailbox Data Length Code
bits : 16 - 19 (4 bit)
access : read-only
MRTR : Mailbox Remote Transmission Request
bits : 20 - 20 (1 bit)
access : read-only
MABT : Mailbox Message Abort
bits : 22 - 22 (1 bit)
access : read-only
MRDY : Mailbox Ready
bits : 23 - 23 (1 bit)
access : read-only
MMI : Mailbox Message Ignored
bits : 24 - 24 (1 bit)
access : read-only
Mailbox Data Low Register (MB = 1)
address_offset : 0x234 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MDL : Message Data Low Value
bits : 0 - 31 (32 bit)
access : read-write
Mailbox Data High Register (MB = 1)
address_offset : 0x238 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MDH : Message Data High Value
bits : 0 - 31 (32 bit)
access : read-write
Mailbox Control Register (MB = 1)
address_offset : 0x23C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0
MDLC : Mailbox Data Length Code
bits : 16 - 19 (4 bit)
access : write-only
MRTR : Mailbox Remote Transmission Request
bits : 20 - 20 (1 bit)
access : write-only
MACR : Abort Request for Mailbox x
bits : 22 - 22 (1 bit)
access : write-only
MTCR : Mailbox Transfer Command
bits : 23 - 23 (1 bit)
access : write-only
Transfer Command Register
address_offset : 0x24 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0
MB0 : Transfer Request for Mailbox 0
bits : 0 - 0 (1 bit)
access : write-only
MB1 : Transfer Request for Mailbox 1
bits : 1 - 1 (1 bit)
access : write-only
MB2 : Transfer Request for Mailbox 2
bits : 2 - 2 (1 bit)
access : write-only
MB3 : Transfer Request for Mailbox 3
bits : 3 - 3 (1 bit)
access : write-only
MB4 : Transfer Request for Mailbox 4
bits : 4 - 4 (1 bit)
access : write-only
MB5 : Transfer Request for Mailbox 5
bits : 5 - 5 (1 bit)
access : write-only
MB6 : Transfer Request for Mailbox 6
bits : 6 - 6 (1 bit)
access : write-only
MB7 : Transfer Request for Mailbox 7
bits : 7 - 7 (1 bit)
access : write-only
TIMRST : Timer Reset
bits : 31 - 31 (1 bit)
access : write-only
Mailbox Mode Register (MB = 2)
address_offset : 0x240 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MTIMEMARK : Mailbox Timemark
bits : 0 - 15 (16 bit)
access : read-write
PRIOR : Mailbox Priority
bits : 16 - 19 (4 bit)
access : read-write
MOT : Mailbox Object Type
bits : 24 - 26 (3 bit)
access : read-write
Enumeration:
0x0 : MB_DISABLED
Mailbox is disabled. This prevents receiving or transmitting any messages with this mailbox.
0x1 : MB_RX
Reception Mailbox. Mailbox is configured for reception. If a message is received while the mailbox data register is full, it is discarded.
0x2 : MB_RX_OVERWRITE
Reception mailbox with overwrite. Mailbox is configured for reception. If a message is received while the mailbox is full, it overwrites the previous message.
0x3 : MB_TX
Transmit mailbox. Mailbox is configured for transmission.
0x4 : MB_CONSUMER
Consumer Mailbox. Mailbox is configured in reception but behaves as a Transmit Mailbox, i.e., it sends a remote frame and waits for an answer.
0x5 : MB_PRODUCER
Producer Mailbox. Mailbox is configured in transmission but also behaves like a reception mailbox, i.e., it waits to receive a Remote Frame before sending its contents.
End of enumeration elements list.
Mailbox Acceptance Mask Register (MB = 2)
address_offset : 0x244 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MIDvB : Complementary bits for identifier in extended frame mode
bits : 0 - 17 (18 bit)
access : read-write
MIDvA : Identifier for standard frame mode
bits : 18 - 28 (11 bit)
access : read-write
MIDE : Identifier Version
bits : 29 - 29 (1 bit)
access : read-write
Mailbox ID Register (MB = 2)
address_offset : 0x248 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MIDvB : Complementary bits for identifier in extended frame mode
bits : 0 - 17 (18 bit)
access : read-write
MIDvA : Identifier for standard frame mode
bits : 18 - 28 (11 bit)
access : read-write
MIDE : Identifier Version
bits : 29 - 29 (1 bit)
access : read-write
Mailbox Family ID Register (MB = 2)
address_offset : 0x24C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MFID : Family ID
bits : 0 - 28 (29 bit)
access : read-only
Mailbox Status Register (MB = 2)
address_offset : 0x250 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MTIMESTAMP : Timer value
bits : 0 - 15 (16 bit)
access : read-only
MDLC : Mailbox Data Length Code
bits : 16 - 19 (4 bit)
access : read-only
MRTR : Mailbox Remote Transmission Request
bits : 20 - 20 (1 bit)
access : read-only
MABT : Mailbox Message Abort
bits : 22 - 22 (1 bit)
access : read-only
MRDY : Mailbox Ready
bits : 23 - 23 (1 bit)
access : read-only
MMI : Mailbox Message Ignored
bits : 24 - 24 (1 bit)
access : read-only
Mailbox Data Low Register (MB = 2)
address_offset : 0x254 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MDL : Message Data Low Value
bits : 0 - 31 (32 bit)
access : read-write
Mailbox Data High Register (MB = 2)
address_offset : 0x258 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MDH : Message Data High Value
bits : 0 - 31 (32 bit)
access : read-write
Mailbox Control Register (MB = 2)
address_offset : 0x25C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0
MDLC : Mailbox Data Length Code
bits : 16 - 19 (4 bit)
access : write-only
MRTR : Mailbox Remote Transmission Request
bits : 20 - 20 (1 bit)
access : write-only
MACR : Abort Request for Mailbox x
bits : 22 - 22 (1 bit)
access : write-only
MTCR : Mailbox Transfer Command
bits : 23 - 23 (1 bit)
access : write-only
Mailbox Mode Register (MB = 3)
address_offset : 0x260 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MTIMEMARK : Mailbox Timemark
bits : 0 - 15 (16 bit)
access : read-write
PRIOR : Mailbox Priority
bits : 16 - 19 (4 bit)
access : read-write
MOT : Mailbox Object Type
bits : 24 - 26 (3 bit)
access : read-write
Enumeration:
0x0 : MB_DISABLED
Mailbox is disabled. This prevents receiving or transmitting any messages with this mailbox.
0x1 : MB_RX
Reception Mailbox. Mailbox is configured for reception. If a message is received while the mailbox data register is full, it is discarded.
0x2 : MB_RX_OVERWRITE
Reception mailbox with overwrite. Mailbox is configured for reception. If a message is received while the mailbox is full, it overwrites the previous message.
0x3 : MB_TX
Transmit mailbox. Mailbox is configured for transmission.
0x4 : MB_CONSUMER
Consumer Mailbox. Mailbox is configured in reception but behaves as a Transmit Mailbox, i.e., it sends a remote frame and waits for an answer.
0x5 : MB_PRODUCER
Producer Mailbox. Mailbox is configured in transmission but also behaves like a reception mailbox, i.e., it waits to receive a Remote Frame before sending its contents.
End of enumeration elements list.
Mailbox Acceptance Mask Register (MB = 3)
address_offset : 0x264 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MIDvB : Complementary bits for identifier in extended frame mode
bits : 0 - 17 (18 bit)
access : read-write
MIDvA : Identifier for standard frame mode
bits : 18 - 28 (11 bit)
access : read-write
MIDE : Identifier Version
bits : 29 - 29 (1 bit)
access : read-write
Mailbox ID Register (MB = 3)
address_offset : 0x268 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MIDvB : Complementary bits for identifier in extended frame mode
bits : 0 - 17 (18 bit)
access : read-write
MIDvA : Identifier for standard frame mode
bits : 18 - 28 (11 bit)
access : read-write
MIDE : Identifier Version
bits : 29 - 29 (1 bit)
access : read-write
Mailbox Family ID Register (MB = 3)
address_offset : 0x26C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MFID : Family ID
bits : 0 - 28 (29 bit)
access : read-only
Mailbox Status Register (MB = 3)
address_offset : 0x270 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MTIMESTAMP : Timer value
bits : 0 - 15 (16 bit)
access : read-only
MDLC : Mailbox Data Length Code
bits : 16 - 19 (4 bit)
access : read-only
MRTR : Mailbox Remote Transmission Request
bits : 20 - 20 (1 bit)
access : read-only
MABT : Mailbox Message Abort
bits : 22 - 22 (1 bit)
access : read-only
MRDY : Mailbox Ready
bits : 23 - 23 (1 bit)
access : read-only
MMI : Mailbox Message Ignored
bits : 24 - 24 (1 bit)
access : read-only
Mailbox Data Low Register (MB = 3)
address_offset : 0x274 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MDL : Message Data Low Value
bits : 0 - 31 (32 bit)
access : read-write
Mailbox Data High Register (MB = 3)
address_offset : 0x278 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MDH : Message Data High Value
bits : 0 - 31 (32 bit)
access : read-write
Mailbox Control Register (MB = 3)
address_offset : 0x27C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0
MDLC : Mailbox Data Length Code
bits : 16 - 19 (4 bit)
access : write-only
MRTR : Mailbox Remote Transmission Request
bits : 20 - 20 (1 bit)
access : write-only
MACR : Abort Request for Mailbox x
bits : 22 - 22 (1 bit)
access : write-only
MTCR : Mailbox Transfer Command
bits : 23 - 23 (1 bit)
access : write-only
Abort Command Register
address_offset : 0x28 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0
MB0 : Abort Request for Mailbox 0
bits : 0 - 0 (1 bit)
access : write-only
MB1 : Abort Request for Mailbox 1
bits : 1 - 1 (1 bit)
access : write-only
MB2 : Abort Request for Mailbox 2
bits : 2 - 2 (1 bit)
access : write-only
MB3 : Abort Request for Mailbox 3
bits : 3 - 3 (1 bit)
access : write-only
MB4 : Abort Request for Mailbox 4
bits : 4 - 4 (1 bit)
access : write-only
MB5 : Abort Request for Mailbox 5
bits : 5 - 5 (1 bit)
access : write-only
MB6 : Abort Request for Mailbox 6
bits : 6 - 6 (1 bit)
access : write-only
MB7 : Abort Request for Mailbox 7
bits : 7 - 7 (1 bit)
access : write-only
Mailbox Mode Register (MB = 4)
address_offset : 0x280 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MTIMEMARK : Mailbox Timemark
bits : 0 - 15 (16 bit)
access : read-write
PRIOR : Mailbox Priority
bits : 16 - 19 (4 bit)
access : read-write
MOT : Mailbox Object Type
bits : 24 - 26 (3 bit)
access : read-write
Enumeration:
0x0 : MB_DISABLED
Mailbox is disabled. This prevents receiving or transmitting any messages with this mailbox.
0x1 : MB_RX
Reception Mailbox. Mailbox is configured for reception. If a message is received while the mailbox data register is full, it is discarded.
0x2 : MB_RX_OVERWRITE
Reception mailbox with overwrite. Mailbox is configured for reception. If a message is received while the mailbox is full, it overwrites the previous message.
0x3 : MB_TX
Transmit mailbox. Mailbox is configured for transmission.
0x4 : MB_CONSUMER
Consumer Mailbox. Mailbox is configured in reception but behaves as a Transmit Mailbox, i.e., it sends a remote frame and waits for an answer.
0x5 : MB_PRODUCER
Producer Mailbox. Mailbox is configured in transmission but also behaves like a reception mailbox, i.e., it waits to receive a Remote Frame before sending its contents.
End of enumeration elements list.
Mailbox Acceptance Mask Register (MB = 4)
address_offset : 0x284 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MIDvB : Complementary bits for identifier in extended frame mode
bits : 0 - 17 (18 bit)
access : read-write
MIDvA : Identifier for standard frame mode
bits : 18 - 28 (11 bit)
access : read-write
MIDE : Identifier Version
bits : 29 - 29 (1 bit)
access : read-write
Mailbox ID Register (MB = 4)
address_offset : 0x288 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MIDvB : Complementary bits for identifier in extended frame mode
bits : 0 - 17 (18 bit)
access : read-write
MIDvA : Identifier for standard frame mode
bits : 18 - 28 (11 bit)
access : read-write
MIDE : Identifier Version
bits : 29 - 29 (1 bit)
access : read-write
Mailbox Family ID Register (MB = 4)
address_offset : 0x28C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MFID : Family ID
bits : 0 - 28 (29 bit)
access : read-only
Mailbox Status Register (MB = 4)
address_offset : 0x290 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MTIMESTAMP : Timer value
bits : 0 - 15 (16 bit)
access : read-only
MDLC : Mailbox Data Length Code
bits : 16 - 19 (4 bit)
access : read-only
MRTR : Mailbox Remote Transmission Request
bits : 20 - 20 (1 bit)
access : read-only
MABT : Mailbox Message Abort
bits : 22 - 22 (1 bit)
access : read-only
MRDY : Mailbox Ready
bits : 23 - 23 (1 bit)
access : read-only
MMI : Mailbox Message Ignored
bits : 24 - 24 (1 bit)
access : read-only
Mailbox Data Low Register (MB = 4)
address_offset : 0x294 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MDL : Message Data Low Value
bits : 0 - 31 (32 bit)
access : read-write
Mailbox Data High Register (MB = 4)
address_offset : 0x298 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MDH : Message Data High Value
bits : 0 - 31 (32 bit)
access : read-write
Mailbox Control Register (MB = 4)
address_offset : 0x29C Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0
MDLC : Mailbox Data Length Code
bits : 16 - 19 (4 bit)
access : write-only
MRTR : Mailbox Remote Transmission Request
bits : 20 - 20 (1 bit)
access : write-only
MACR : Abort Request for Mailbox x
bits : 22 - 22 (1 bit)
access : write-only
MTCR : Mailbox Transfer Command
bits : 23 - 23 (1 bit)
access : write-only
Mailbox Mode Register (MB = 5)
address_offset : 0x2A0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MTIMEMARK : Mailbox Timemark
bits : 0 - 15 (16 bit)
access : read-write
PRIOR : Mailbox Priority
bits : 16 - 19 (4 bit)
access : read-write
MOT : Mailbox Object Type
bits : 24 - 26 (3 bit)
access : read-write
Enumeration:
0x0 : MB_DISABLED
Mailbox is disabled. This prevents receiving or transmitting any messages with this mailbox.
0x1 : MB_RX
Reception Mailbox. Mailbox is configured for reception. If a message is received while the mailbox data register is full, it is discarded.
0x2 : MB_RX_OVERWRITE
Reception mailbox with overwrite. Mailbox is configured for reception. If a message is received while the mailbox is full, it overwrites the previous message.
0x3 : MB_TX
Transmit mailbox. Mailbox is configured for transmission.
0x4 : MB_CONSUMER
Consumer Mailbox. Mailbox is configured in reception but behaves as a Transmit Mailbox, i.e., it sends a remote frame and waits for an answer.
0x5 : MB_PRODUCER
Producer Mailbox. Mailbox is configured in transmission but also behaves like a reception mailbox, i.e., it waits to receive a Remote Frame before sending its contents.
End of enumeration elements list.
Mailbox Acceptance Mask Register (MB = 5)
address_offset : 0x2A4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MIDvB : Complementary bits for identifier in extended frame mode
bits : 0 - 17 (18 bit)
access : read-write
MIDvA : Identifier for standard frame mode
bits : 18 - 28 (11 bit)
access : read-write
MIDE : Identifier Version
bits : 29 - 29 (1 bit)
access : read-write
Mailbox ID Register (MB = 5)
address_offset : 0x2A8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MIDvB : Complementary bits for identifier in extended frame mode
bits : 0 - 17 (18 bit)
access : read-write
MIDvA : Identifier for standard frame mode
bits : 18 - 28 (11 bit)
access : read-write
MIDE : Identifier Version
bits : 29 - 29 (1 bit)
access : read-write
Mailbox Family ID Register (MB = 5)
address_offset : 0x2AC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MFID : Family ID
bits : 0 - 28 (29 bit)
access : read-only
Mailbox Status Register (MB = 5)
address_offset : 0x2B0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MTIMESTAMP : Timer value
bits : 0 - 15 (16 bit)
access : read-only
MDLC : Mailbox Data Length Code
bits : 16 - 19 (4 bit)
access : read-only
MRTR : Mailbox Remote Transmission Request
bits : 20 - 20 (1 bit)
access : read-only
MABT : Mailbox Message Abort
bits : 22 - 22 (1 bit)
access : read-only
MRDY : Mailbox Ready
bits : 23 - 23 (1 bit)
access : read-only
MMI : Mailbox Message Ignored
bits : 24 - 24 (1 bit)
access : read-only
Mailbox Data Low Register (MB = 5)
address_offset : 0x2B4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MDL : Message Data Low Value
bits : 0 - 31 (32 bit)
access : read-write
Mailbox Data High Register (MB = 5)
address_offset : 0x2B8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MDH : Message Data High Value
bits : 0 - 31 (32 bit)
access : read-write
Mailbox Control Register (MB = 5)
address_offset : 0x2BC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0
MDLC : Mailbox Data Length Code
bits : 16 - 19 (4 bit)
access : write-only
MRTR : Mailbox Remote Transmission Request
bits : 20 - 20 (1 bit)
access : write-only
MACR : Abort Request for Mailbox x
bits : 22 - 22 (1 bit)
access : write-only
MTCR : Mailbox Transfer Command
bits : 23 - 23 (1 bit)
access : write-only
Mailbox Mode Register (MB = 6)
address_offset : 0x2C0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MTIMEMARK : Mailbox Timemark
bits : 0 - 15 (16 bit)
access : read-write
PRIOR : Mailbox Priority
bits : 16 - 19 (4 bit)
access : read-write
MOT : Mailbox Object Type
bits : 24 - 26 (3 bit)
access : read-write
Enumeration:
0x0 : MB_DISABLED
Mailbox is disabled. This prevents receiving or transmitting any messages with this mailbox.
0x1 : MB_RX
Reception Mailbox. Mailbox is configured for reception. If a message is received while the mailbox data register is full, it is discarded.
0x2 : MB_RX_OVERWRITE
Reception mailbox with overwrite. Mailbox is configured for reception. If a message is received while the mailbox is full, it overwrites the previous message.
0x3 : MB_TX
Transmit mailbox. Mailbox is configured for transmission.
0x4 : MB_CONSUMER
Consumer Mailbox. Mailbox is configured in reception but behaves as a Transmit Mailbox, i.e., it sends a remote frame and waits for an answer.
0x5 : MB_PRODUCER
Producer Mailbox. Mailbox is configured in transmission but also behaves like a reception mailbox, i.e., it waits to receive a Remote Frame before sending its contents.
End of enumeration elements list.
Mailbox Acceptance Mask Register (MB = 6)
address_offset : 0x2C4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MIDvB : Complementary bits for identifier in extended frame mode
bits : 0 - 17 (18 bit)
access : read-write
MIDvA : Identifier for standard frame mode
bits : 18 - 28 (11 bit)
access : read-write
MIDE : Identifier Version
bits : 29 - 29 (1 bit)
access : read-write
Mailbox ID Register (MB = 6)
address_offset : 0x2C8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MIDvB : Complementary bits for identifier in extended frame mode
bits : 0 - 17 (18 bit)
access : read-write
MIDvA : Identifier for standard frame mode
bits : 18 - 28 (11 bit)
access : read-write
MIDE : Identifier Version
bits : 29 - 29 (1 bit)
access : read-write
Mailbox Family ID Register (MB = 6)
address_offset : 0x2CC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MFID : Family ID
bits : 0 - 28 (29 bit)
access : read-only
Mailbox Status Register (MB = 6)
address_offset : 0x2D0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MTIMESTAMP : Timer value
bits : 0 - 15 (16 bit)
access : read-only
MDLC : Mailbox Data Length Code
bits : 16 - 19 (4 bit)
access : read-only
MRTR : Mailbox Remote Transmission Request
bits : 20 - 20 (1 bit)
access : read-only
MABT : Mailbox Message Abort
bits : 22 - 22 (1 bit)
access : read-only
MRDY : Mailbox Ready
bits : 23 - 23 (1 bit)
access : read-only
MMI : Mailbox Message Ignored
bits : 24 - 24 (1 bit)
access : read-only
Mailbox Data Low Register (MB = 6)
address_offset : 0x2D4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MDL : Message Data Low Value
bits : 0 - 31 (32 bit)
access : read-write
Mailbox Data High Register (MB = 6)
address_offset : 0x2D8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MDH : Message Data High Value
bits : 0 - 31 (32 bit)
access : read-write
Mailbox Control Register (MB = 6)
address_offset : 0x2DC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0
MDLC : Mailbox Data Length Code
bits : 16 - 19 (4 bit)
access : write-only
MRTR : Mailbox Remote Transmission Request
bits : 20 - 20 (1 bit)
access : write-only
MACR : Abort Request for Mailbox x
bits : 22 - 22 (1 bit)
access : write-only
MTCR : Mailbox Transfer Command
bits : 23 - 23 (1 bit)
access : write-only
Mailbox Mode Register (MB = 7)
address_offset : 0x2E0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MTIMEMARK : Mailbox Timemark
bits : 0 - 15 (16 bit)
access : read-write
PRIOR : Mailbox Priority
bits : 16 - 19 (4 bit)
access : read-write
MOT : Mailbox Object Type
bits : 24 - 26 (3 bit)
access : read-write
Enumeration:
0x0 : MB_DISABLED
Mailbox is disabled. This prevents receiving or transmitting any messages with this mailbox.
0x1 : MB_RX
Reception Mailbox. Mailbox is configured for reception. If a message is received while the mailbox data register is full, it is discarded.
0x2 : MB_RX_OVERWRITE
Reception mailbox with overwrite. Mailbox is configured for reception. If a message is received while the mailbox is full, it overwrites the previous message.
0x3 : MB_TX
Transmit mailbox. Mailbox is configured for transmission.
0x4 : MB_CONSUMER
Consumer Mailbox. Mailbox is configured in reception but behaves as a Transmit Mailbox, i.e., it sends a remote frame and waits for an answer.
0x5 : MB_PRODUCER
Producer Mailbox. Mailbox is configured in transmission but also behaves like a reception mailbox, i.e., it waits to receive a Remote Frame before sending its contents.
End of enumeration elements list.
Mailbox Acceptance Mask Register (MB = 7)
address_offset : 0x2E4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MIDvB : Complementary bits for identifier in extended frame mode
bits : 0 - 17 (18 bit)
access : read-write
MIDvA : Identifier for standard frame mode
bits : 18 - 28 (11 bit)
access : read-write
MIDE : Identifier Version
bits : 29 - 29 (1 bit)
access : read-write
Mailbox ID Register (MB = 7)
address_offset : 0x2E8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MIDvB : Complementary bits for identifier in extended frame mode
bits : 0 - 17 (18 bit)
access : read-write
MIDvA : Identifier for standard frame mode
bits : 18 - 28 (11 bit)
access : read-write
MIDE : Identifier Version
bits : 29 - 29 (1 bit)
access : read-write
Mailbox Family ID Register (MB = 7)
address_offset : 0x2EC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MFID : Family ID
bits : 0 - 28 (29 bit)
access : read-only
Mailbox Status Register (MB = 7)
address_offset : 0x2F0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MTIMESTAMP : Timer value
bits : 0 - 15 (16 bit)
access : read-only
MDLC : Mailbox Data Length Code
bits : 16 - 19 (4 bit)
access : read-only
MRTR : Mailbox Remote Transmission Request
bits : 20 - 20 (1 bit)
access : read-only
MABT : Mailbox Message Abort
bits : 22 - 22 (1 bit)
access : read-only
MRDY : Mailbox Ready
bits : 23 - 23 (1 bit)
access : read-only
MMI : Mailbox Message Ignored
bits : 24 - 24 (1 bit)
access : read-only
Mailbox Data Low Register (MB = 7)
address_offset : 0x2F4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MDL : Message Data Low Value
bits : 0 - 31 (32 bit)
access : read-write
Mailbox Data High Register (MB = 7)
address_offset : 0x2F8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MDH : Message Data High Value
bits : 0 - 31 (32 bit)
access : read-write
Mailbox Control Register (MB = 7)
address_offset : 0x2FC Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0
MDLC : Mailbox Data Length Code
bits : 16 - 19 (4 bit)
access : write-only
MRTR : Mailbox Remote Transmission Request
bits : 20 - 20 (1 bit)
access : write-only
MACR : Abort Request for Mailbox x
bits : 22 - 22 (1 bit)
access : write-only
MTCR : Mailbox Transfer Command
bits : 23 - 23 (1 bit)
access : write-only
Interrupt Enable Register
address_offset : 0x4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0
MB0 : Mailbox 0 Interrupt Enable
bits : 0 - 0 (1 bit)
access : write-only
MB1 : Mailbox 1 Interrupt Enable
bits : 1 - 1 (1 bit)
access : write-only
MB2 : Mailbox 2 Interrupt Enable
bits : 2 - 2 (1 bit)
access : write-only
MB3 : Mailbox 3 Interrupt Enable
bits : 3 - 3 (1 bit)
access : write-only
MB4 : Mailbox 4 Interrupt Enable
bits : 4 - 4 (1 bit)
access : write-only
MB5 : Mailbox 5 Interrupt Enable
bits : 5 - 5 (1 bit)
access : write-only
MB6 : Mailbox 6 Interrupt Enable
bits : 6 - 6 (1 bit)
access : write-only
MB7 : Mailbox 7 Interrupt Enable
bits : 7 - 7 (1 bit)
access : write-only
ERRA : Error Active Mode Interrupt Enable
bits : 16 - 16 (1 bit)
access : write-only
WARN : Warning Limit Interrupt Enable
bits : 17 - 17 (1 bit)
access : write-only
ERRP : Error Passive Mode Interrupt Enable
bits : 18 - 18 (1 bit)
access : write-only
BOFF : Bus Off Mode Interrupt Enable
bits : 19 - 19 (1 bit)
access : write-only
SLEEP : Sleep Interrupt Enable
bits : 20 - 20 (1 bit)
access : write-only
WAKEUP : Wakeup Interrupt Enable
bits : 21 - 21 (1 bit)
access : write-only
TOVF : Timer Overflow Interrupt Enable
bits : 22 - 22 (1 bit)
access : write-only
TSTP : TimeStamp Interrupt Enable
bits : 23 - 23 (1 bit)
access : write-only
CERR : CRC Error Interrupt Enable
bits : 24 - 24 (1 bit)
access : write-only
SERR : Stuffing Error Interrupt Enable
bits : 25 - 25 (1 bit)
access : write-only
AERR : Acknowledgment Error Interrupt Enable
bits : 26 - 26 (1 bit)
access : write-only
FERR : Form Error Interrupt Enable
bits : 27 - 27 (1 bit)
access : write-only
BERR : Bit Error Interrupt Enable
bits : 28 - 28 (1 bit)
access : write-only
Interrupt Disable Register
address_offset : 0x8 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0
MB0 : Mailbox 0 Interrupt Disable
bits : 0 - 0 (1 bit)
access : write-only
MB1 : Mailbox 1 Interrupt Disable
bits : 1 - 1 (1 bit)
access : write-only
MB2 : Mailbox 2 Interrupt Disable
bits : 2 - 2 (1 bit)
access : write-only
MB3 : Mailbox 3 Interrupt Disable
bits : 3 - 3 (1 bit)
access : write-only
MB4 : Mailbox 4 Interrupt Disable
bits : 4 - 4 (1 bit)
access : write-only
MB5 : Mailbox 5 Interrupt Disable
bits : 5 - 5 (1 bit)
access : write-only
MB6 : Mailbox 6 Interrupt Disable
bits : 6 - 6 (1 bit)
access : write-only
MB7 : Mailbox 7 Interrupt Disable
bits : 7 - 7 (1 bit)
access : write-only
ERRA : Error Active Mode Interrupt Disable
bits : 16 - 16 (1 bit)
access : write-only
WARN : Warning Limit Interrupt Disable
bits : 17 - 17 (1 bit)
access : write-only
ERRP : Error Passive Mode Interrupt Disable
bits : 18 - 18 (1 bit)
access : write-only
BOFF : Bus Off Mode Interrupt Disable
bits : 19 - 19 (1 bit)
access : write-only
SLEEP : Sleep Interrupt Disable
bits : 20 - 20 (1 bit)
access : write-only
WAKEUP : Wakeup Interrupt Disable
bits : 21 - 21 (1 bit)
access : write-only
TOVF : Timer Overflow Interrupt
bits : 22 - 22 (1 bit)
access : write-only
TSTP : TimeStamp Interrupt Disable
bits : 23 - 23 (1 bit)
access : write-only
CERR : CRC Error Interrupt Disable
bits : 24 - 24 (1 bit)
access : write-only
SERR : Stuffing Error Interrupt Disable
bits : 25 - 25 (1 bit)
access : write-only
AERR : Acknowledgment Error Interrupt Disable
bits : 26 - 26 (1 bit)
access : write-only
FERR : Form Error Interrupt Disable
bits : 27 - 27 (1 bit)
access : write-only
BERR : Bit Error Interrupt Disable
bits : 28 - 28 (1 bit)
access : write-only
Interrupt Mask Register
address_offset : 0xC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MB0 : Mailbox 0 Interrupt Mask
bits : 0 - 0 (1 bit)
access : read-only
MB1 : Mailbox 1 Interrupt Mask
bits : 1 - 1 (1 bit)
access : read-only
MB2 : Mailbox 2 Interrupt Mask
bits : 2 - 2 (1 bit)
access : read-only
MB3 : Mailbox 3 Interrupt Mask
bits : 3 - 3 (1 bit)
access : read-only
MB4 : Mailbox 4 Interrupt Mask
bits : 4 - 4 (1 bit)
access : read-only
MB5 : Mailbox 5 Interrupt Mask
bits : 5 - 5 (1 bit)
access : read-only
MB6 : Mailbox 6 Interrupt Mask
bits : 6 - 6 (1 bit)
access : read-only
MB7 : Mailbox 7 Interrupt Mask
bits : 7 - 7 (1 bit)
access : read-only
ERRA : Error Active Mode Interrupt Mask
bits : 16 - 16 (1 bit)
access : read-only
WARN : Warning Limit Interrupt Mask
bits : 17 - 17 (1 bit)
access : read-only
ERRP : Error Passive Mode Interrupt Mask
bits : 18 - 18 (1 bit)
access : read-only
BOFF : Bus Off Mode Interrupt Mask
bits : 19 - 19 (1 bit)
access : read-only
SLEEP : Sleep Interrupt Mask
bits : 20 - 20 (1 bit)
access : read-only
WAKEUP : Wakeup Interrupt Mask
bits : 21 - 21 (1 bit)
access : read-only
TOVF : Timer Overflow Interrupt Mask
bits : 22 - 22 (1 bit)
access : read-only
TSTP : Timestamp Interrupt Mask
bits : 23 - 23 (1 bit)
access : read-only
CERR : CRC Error Interrupt Mask
bits : 24 - 24 (1 bit)
access : read-only
SERR : Stuffing Error Interrupt Mask
bits : 25 - 25 (1 bit)
access : read-only
AERR : Acknowledgment Error Interrupt Mask
bits : 26 - 26 (1 bit)
access : read-only
FERR : Form Error Interrupt Mask
bits : 27 - 27 (1 bit)
access : read-only
BERR : Bit Error Interrupt Mask
bits : 28 - 28 (1 bit)
access : read-only
Write Protect Mode Register
address_offset : 0xE4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
WPEN : Write Protection Enable
bits : 0 - 0 (1 bit)
access : read-write
WPKEY : SPI Write Protection Key Password
bits : 8 - 31 (24 bit)
access : read-write
Write Protect Status Register
address_offset : 0xE8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
WPVS : Write Protection Violation Status
bits : 0 - 0 (1 bit)
access : read-only
WPVSRC : Write Protection Violation Source
bits : 8 - 15 (8 bit)
access : read-only
Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !
This website is sponsored by Embeetle, an IDE designed from scratch for embedded software developers.