\n
address_offset : 0x0 Bytes (0x0)
size : 0x1000 byte (0x0)
mem_usage : registers
protection : not protected
This register is used to control the PLL of the HS PHY.
address_offset : 0x0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PLLNDIV : PLLNDIV
bits : 0 - 6 (7 bit)
access : read-write
PLLODF : PLLODF
bits : 7 - 9 (3 bit)
access : read-write
PLLFRACIN : PLLFRACIN
bits : 10 - 25 (16 bit)
access : read-write
PLLEN : PLLEN
bits : 26 - 26 (1 bit)
access : read-write
PLLSTRB : PLLSTRB
bits : 27 - 27 (1 bit)
access : read-write
PLLSTRBYP : PLLSTRBYP
bits : 28 - 28 (1 bit)
access : read-write
PLLFRACCTL : PLLFRACCTL
bits : 29 - 29 (1 bit)
access : read-write
PLLDITHEN0 : PLLDITHEN0
bits : 30 - 30 (1 bit)
access : read-write
PLLDITHEN1 : PLLDITHEN1
bits : 31 - 31 (1 bit)
access : read-write
This register is used to control the tune interface of the HS PHY, port #x.
address_offset : 0x10C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
INCURREN : INCURREN
bits : 0 - 0 (1 bit)
access : read-write
INCURRINT : INCURRINT
bits : 1 - 1 (1 bit)
access : read-write
LFSCAPEN : LFSCAPEN
bits : 2 - 2 (1 bit)
access : read-write
HSDRVSLEW : HSDRVSLEW
bits : 3 - 3 (1 bit)
access : read-write
HSDRVDCCUR : HSDRVDCCUR
bits : 4 - 4 (1 bit)
access : read-write
HSDRVDCLEV : HSDRVDCLEV
bits : 5 - 5 (1 bit)
access : read-write
HSDRVCURINCR : HSDRVCURINCR
bits : 6 - 6 (1 bit)
access : read-write
FSDRVRFADJ : FSDRVRFADJ
bits : 7 - 7 (1 bit)
access : read-write
HSDRVRFRED : HSDRVRFRED
bits : 8 - 8 (1 bit)
access : read-write
HSDRVCHKITRM : HSDRVCHKITRM
bits : 9 - 12 (4 bit)
access : read-write
HSDRVCHKZTRM : HSDRVCHKZTRM
bits : 13 - 14 (2 bit)
access : read-write
OTPCOMP : OTPCOMP
bits : 15 - 19 (5 bit)
access : read-write
SQLCHCTL : SQLCHCTL
bits : 20 - 21 (2 bit)
access : read-write
HDRXGNEQEN : HDRXGNEQEN
bits : 22 - 22 (1 bit)
access : read-write
HSRXOFF : HSRXOFF
bits : 23 - 24 (2 bit)
access : read-write
HSFALLPREEM : HSFALLPREEM
bits : 25 - 25 (1 bit)
access : read-write
SHTCCTCTLPROT : SHTCCTCTLPROT
bits : 26 - 26 (1 bit)
access : read-write
STAGSEL : STAGSEL
bits : 27 - 27 (1 bit)
access : read-write
This register is used to control the tune interface of the HS PHY, port #x.
address_offset : 0x20C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
INCURREN : INCURREN
bits : 0 - 0 (1 bit)
access : read-write
INCURRINT : INCURRINT
bits : 1 - 1 (1 bit)
access : read-write
LFSCAPEN : LFSCAPEN
bits : 2 - 2 (1 bit)
access : read-write
HSDRVSLEW : HSDRVSLEW
bits : 3 - 3 (1 bit)
access : read-write
HSDRVDCCUR : HSDRVDCCUR
bits : 4 - 4 (1 bit)
access : read-write
HSDRVDCLEV : HSDRVDCLEV
bits : 5 - 5 (1 bit)
access : read-write
HSDRVCURINCR : HSDRVCURINCR
bits : 6 - 6 (1 bit)
access : read-write
FSDRVRFADJ : FSDRVRFADJ
bits : 7 - 7 (1 bit)
access : read-write
HSDRVRFRED : HSDRVRFRED
bits : 8 - 8 (1 bit)
access : read-write
HSDRVCHKITRM : HSDRVCHKITRM
bits : 9 - 12 (4 bit)
access : read-write
HSDRVCHKZTRM : HSDRVCHKZTRM
bits : 13 - 14 (2 bit)
access : read-write
OTPCOMP : OTPCOMP
bits : 15 - 19 (5 bit)
access : read-write
SQLCHCTL : SQLCHCTL
bits : 20 - 21 (2 bit)
access : read-write
HDRXGNEQEN : HDRXGNEQEN
bits : 22 - 22 (1 bit)
access : read-write
HSRXOFF : HSRXOFF
bits : 23 - 24 (2 bit)
access : read-write
HSFALLPREEM : HSFALLPREEM
bits : 25 - 25 (1 bit)
access : read-write
SHTCCTCTLPROT : SHTCCTCTLPROT
bits : 26 - 26 (1 bit)
access : read-write
STAGSEL : STAGSEL
bits : 27 - 27 (1 bit)
access : read-write
This register is used to control the switch between controllers for the HS PHY.
address_offset : 0x8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SWITHOST : SWITHOST
bits : 0 - 0 (1 bit)
access : read-write
PPCKDIS : PPCKDIS
bits : 1 - 2 (2 bit)
access : read-write
This register defines the version of this IP.
address_offset : 0xFFC Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MINREV : MINREV
bits : 0 - 3 (4 bit)
access : read-only
MAJREV : MAJREV
bits : 4 - 7 (4 bit)
access : read-only
Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !
This website is sponsored by Embeetle, an IDE designed from scratch for embedded software developers.