\n

SYSCTL

Peripheral Memory Blocks

address_offset : 0x0 Bytes (0x0)
size : 0x1000 byte (0x0)
mem_usage : registers
protection : not protected

Registers

SYSCTLDID0

DID0

SYSCTLDC1

DC1

SYSCTLRCGC0

RCGC0

SYSCTLRCGC1

RCGC1

SYSCTLRCGC2

RCGC2

SYSCTLSCGC0

SCGC0

SYSCTLSCGC1

SCGC1

SYSCTLSCGC2

SCGC2

SYSCTLDCGC0

DCGC0

SYSCTLDCGC1

DCGC1

SYSCTLDCGC2

DCGC2

SYSCTLDC2

DC2

SYSCTLDSLPCLKCFG

DSLPCLKCFG

SYSCTLSYSPROP

SYSPROP

SYSCTLPIOSCCAL

PIOSCCAL

SYSCTLPIOSCSTAT

PIOSCSTAT

SYSCTLPLLFREQ0

PLLFREQ0

SYSCTLPLLFREQ1

PLLFREQ1

SYSCTLPLLSTAT

PLLSTAT

SYSCTLDC3

DC3

SYSCTLDC9

DC9

SYSCTLNVMSTAT

NVMSTAT

SYSCTLDC4

DC4

SYSCTLDC5

DC5

SYSCTLDC6

DC6

SYSCTLDC7

DC7

SYSCTLDC8

DC8

SYSCTLPBORCTL

PBORCTL

SYSCTLPPWD

PPWD

SYSCTLPPTIMER

PPTIMER

SYSCTLPPGPIO

PPGPIO

SYSCTLPPDMA

PPDMA

SYSCTLPPEPI

PPEPI

SYSCTLPPHIB

PPHIB

SYSCTLPPUART

PPUART

SYSCTLPPSSI

PPSSI

SYSCTLPPI2C

PPI2C

SYSCTLPPI2S

PPI2S

SYSCTLPPUSB

PPUSB

SYSCTLPPETH

PPETH

SYSCTLPPETHPHY

PPETHPHY

SYSCTLPPCAN

PPCAN

SYSCTLPPADC

PPADC

SYSCTLPPACMP

PPACMP

SYSCTLPPPWM

PPPWM

SYSCTLPPQEI

PPQEI

SYSCTLPPEEPROM

PPEEPROM

SYSCTLPPWTIMER

PPWTIMER

SYSCTLDID1

DID1

SYSCTLSRCR0

SRCR0

SYSCTLSRCR1

SRCR1

SYSCTLSRCR2

SRCR2

SYSCTLRIS

RIS

SYSCTLSRWD

SRWD

SYSCTLSRTIMER

SRTIMER

SYSCTLSRGPIO

SRGPIO

SYSCTLSRDMA

SRDMA

SYSCTLSRHIB

SRHIB

SYSCTLSRUART

SRUART

SYSCTLSRSSI

SRSSI

SYSCTLSRI2C

SRI2C

SYSCTLSRCAN

SRCAN

SYSCTLSRADC

SRADC

SYSCTLSRACMP

SRACMP

SYSCTLIMC

IMC

SYSCTLSREEPROM

SREEPROM

SYSCTLSRWTIMER

SRWTIMER

SYSCTLMISC

MISC

SYSCTLRESC

RESC

SYSCTLRCC

RCC

SYSCTLRCGCWD

RCGCWD

SYSCTLRCGCTIMER

RCGCTIMER

SYSCTLRCGCGPIO

RCGCGPIO

SYSCTLRCGCDMA

RCGCDMA

SYSCTLRCGCHIB

RCGCHIB

SYSCTLRCGCUART

RCGCUART

SYSCTLRCGCSSI

RCGCSSI

SYSCTLRCGCI2C

RCGCI2C

SYSCTLRCGCCAN

RCGCCAN

SYSCTLRCGCADC

RCGCADC

SYSCTLRCGCACMP

RCGCACMP

SYSCTLRCGCEEPROM

RCGCEEPROM

SYSCTLRCGCWTIMER

RCGCWTIMER

SYSCTLGPIOHBCTL

GPIOHBCTL

SYSCTLRCC2

RCC2

SYSCTLSCGCWD

SCGCWD

SYSCTLSCGCTIMER

SCGCTIMER

SYSCTLSCGCGPIO

SCGCGPIO

SYSCTLSCGCDMA

SCGCDMA

SYSCTLSCGCHIB

SCGCHIB

SYSCTLSCGCUART

SCGCUART

SYSCTLSCGCSSI

SCGCSSI

SYSCTLSCGCI2C

SCGCI2C

SYSCTLSCGCCAN

SCGCCAN

SYSCTLSCGCADC

SCGCADC

SYSCTLSCGCACMP

SCGCACMP

SYSCTLSCGCEEPROM

SCGCEEPROM

SYSCTLSCGCWTIMER

SCGCWTIMER

SYSCTLMOSCCTL

MOSCCTL

SYSCTLDC0

DC0

SYSCTLDCGCWD

DCGCWD

SYSCTLDCGCTIMER

DCGCTIMER

SYSCTLDCGCGPIO

DCGCGPIO

SYSCTLDCGCDMA

DCGCDMA

SYSCTLDCGCHIB

DCGCHIB

SYSCTLDCGCUART

DCGCUART

SYSCTLDCGCSSI

DCGCSSI

SYSCTLDCGCI2C

DCGCI2C

SYSCTLDCGCCAN

DCGCCAN

SYSCTLDCGCADC

DCGCADC

SYSCTLDCGCACMP

DCGCACMP

SYSCTLDCGCEEPROM

DCGCEEPROM

SYSCTLDCGCWTIMER

DCGCWTIMER

SYSCTLPCWD

PCWD

SYSCTLPCTIMER

PCTIMER

SYSCTLPCGPIO

PCGPIO

SYSCTLPCDMA

PCDMA

SYSCTLPCHIB

PCHIB

SYSCTLPCUART

PCUART

SYSCTLPCSSI

PCSSI

SYSCTLPCI2C

PCI2C

SYSCTLPCCAN

PCCAN

SYSCTLPCADC

PCADC

SYSCTLPCACMP

PCACMP

SYSCTLPCEEPROM

PCEEPROM

SYSCTLPCWTIMER

PCWTIMER

SYSCTLPRWD

PRWD

SYSCTLPRTIMER

PRTIMER

SYSCTLPRGPIO

PRGPIO

SYSCTLPRDMA

PRDMA

SYSCTLPRHIB

PRHIB

SYSCTLPRUART

PRUART

SYSCTLPRSSI

PRSSI

SYSCTLPRI2C

PRI2C

SYSCTLPRCAN

PRCAN

SYSCTLPRADC

PRADC

SYSCTLPRACMP

PRACMP

SYSCTLPREEPROM

PREEPROM

SYSCTLPRWTIMER

PRWTIMER


SYSCTLDID0

Device Identification 0
address_offset : 0x0 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDID0 SYSCTLDID0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DID0_MIN SYSCTL_DID0_MAJ SYSCTL_DID0_CLASS SYSCTL_DID0_VER

SYSCTL_DID0_MIN : Minor Revision
bits : 0 - 7 (8 bit)

Enumeration:

0x0 : SYSCTL_DID0_MIN_0

Initial device, or a major revision update

0x1 : SYSCTL_DID0_MIN_1

First metal layer change

0x2 : SYSCTL_DID0_MIN_2

Second metal layer change

End of enumeration elements list.

SYSCTL_DID0_MAJ : Major Revision
bits : 8 - 23 (16 bit)

Enumeration:

0x0 : SYSCTL_DID0_MAJ_REVA

Revision A (initial device)

0x1 : SYSCTL_DID0_MAJ_REVB

Revision B (first base layer revision)

0x2 : SYSCTL_DID0_MAJ_REVC

Revision C (second base layer revision)

End of enumeration elements list.

SYSCTL_DID0_CLASS : Device Class
bits : 16 - 39 (24 bit)

Enumeration:

0x5 : SYSCTL_DID0_CLASS_BLIZZARD

Stellaris(R) Blizzard-class microcontrollers

End of enumeration elements list.

SYSCTL_DID0_VER : DID0 Version
bits : 28 - 58 (31 bit)

Enumeration:

0x1 : SYSCTL_DID0_VER_1

Second version of the DID0 register format

End of enumeration elements list.


DID0

Device Identification 0
address_offset : 0x0 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DID0 DID0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DID0_MIN SYSCTL_DID0_MAJ SYSCTL_DID0_CLASS SYSCTL_DID0_VER

SYSCTL_DID0_MIN : Minor Revision
bits : 0 - 7 (8 bit)

Enumeration:

0x0 : SYSCTL_DID0_MIN_0

Initial device, or a major revision update

0x1 : SYSCTL_DID0_MIN_1

First metal layer change

0x2 : SYSCTL_DID0_MIN_2

Second metal layer change

End of enumeration elements list.

SYSCTL_DID0_MAJ : Major Revision
bits : 8 - 23 (16 bit)

Enumeration:

0x0 : SYSCTL_DID0_MAJ_REVA

Revision A (initial device)

0x1 : SYSCTL_DID0_MAJ_REVB

Revision B (first base layer revision)

0x2 : SYSCTL_DID0_MAJ_REVC

Revision C (second base layer revision)

End of enumeration elements list.

SYSCTL_DID0_CLASS : Device Class
bits : 16 - 39 (24 bit)

Enumeration:

0x5 : SYSCTL_DID0_CLASS_BLIZZARD

Stellaris(R) Blizzard-class microcontrollers

End of enumeration elements list.

SYSCTL_DID0_VER : DID0 Version
bits : 28 - 58 (31 bit)

Enumeration:

0x1 : SYSCTL_DID0_VER_1

Second version of the DID0 register format

End of enumeration elements list.


SYSCTLDC1

Device Capabilities 1
address_offset : 0x10 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDC1 SYSCTLDC1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DC1_JTAG SYSCTL_DC1_SWD SYSCTL_DC1_SWO SYSCTL_DC1_WDT0 SYSCTL_DC1_PLL SYSCTL_DC1_TEMP SYSCTL_DC1_HIB SYSCTL_DC1_MPU SYSCTL_DC1_ADC0SPD SYSCTL_DC1_ADC1SPD SYSCTL_DC1_MINSYSDIV SYSCTL_DC1_ADC0 SYSCTL_DC1_ADC1 SYSCTL_DC1_PWM0 SYSCTL_DC1_PWM1 SYSCTL_DC1_CAN0 SYSCTL_DC1_CAN1 SYSCTL_DC1_WDT1

SYSCTL_DC1_JTAG : JTAG Present
bits : 0 - 0 (1 bit)

SYSCTL_DC1_SWD : SWD Present
bits : 1 - 2 (2 bit)

SYSCTL_DC1_SWO : SWO Trace Port Present
bits : 2 - 4 (3 bit)

SYSCTL_DC1_WDT0 : Watchdog Timer 0 Present
bits : 3 - 6 (4 bit)

SYSCTL_DC1_PLL : PLL Present
bits : 4 - 8 (5 bit)

SYSCTL_DC1_TEMP : Temp Sensor Present
bits : 5 - 10 (6 bit)

SYSCTL_DC1_HIB : Hibernation Module Present
bits : 6 - 12 (7 bit)

SYSCTL_DC1_MPU : MPU Present
bits : 7 - 14 (8 bit)

SYSCTL_DC1_ADC0SPD : Max ADC0 Speed
bits : 8 - 17 (10 bit)

Enumeration:

0x0 : SYSCTL_DC1_ADC0SPD_125K

125K samples/second

0x1 : SYSCTL_DC1_ADC0SPD_250K

250K samples/second

0x2 : SYSCTL_DC1_ADC0SPD_500K

500K samples/second

0x3 : SYSCTL_DC1_ADC0SPD_1M

1M samples/second

End of enumeration elements list.

SYSCTL_DC1_ADC1SPD : Max ADC1 Speed
bits : 10 - 21 (12 bit)

Enumeration:

0x0 : SYSCTL_DC1_ADC1SPD_125K

125K samples/second

0x1 : SYSCTL_DC1_ADC1SPD_250K

250K samples/second

0x2 : SYSCTL_DC1_ADC1SPD_500K

500K samples/second

0x3 : SYSCTL_DC1_ADC1SPD_1M

1M samples/second

End of enumeration elements list.

SYSCTL_DC1_MINSYSDIV : System Clock Divider
bits : 12 - 27 (16 bit)

Enumeration:

0x1 : SYSCTL_DC1_MINSYSDIV_100

Divide VCO (400MHZ) by 5 minimum

0x2 : SYSCTL_DC1_MINSYSDIV_66

Divide VCO (400MHZ) by 2*2 + 2 = 6 minimum

0x3 : SYSCTL_DC1_MINSYSDIV_50

Specifies a 50-MHz CPU clock with a PLL divider of 4

0x4 : SYSCTL_DC1_MINSYSDIV_40

Specifies a 40-MHz CPU clock with a PLL divider of 5

0x7 : SYSCTL_DC1_MINSYSDIV_25

Specifies a 25-MHz clock with a PLL divider of 8

0x9 : SYSCTL_DC1_MINSYSDIV_20

Specifies a 20-MHz clock with a PLL divider of 10

End of enumeration elements list.

SYSCTL_DC1_ADC0 : ADC Module 0 Present
bits : 16 - 32 (17 bit)

SYSCTL_DC1_ADC1 : ADC Module 1 Present
bits : 17 - 34 (18 bit)

SYSCTL_DC1_PWM0 : PWM Module 0 Present
bits : 20 - 40 (21 bit)

SYSCTL_DC1_PWM1 : PWM Module 1 Present
bits : 21 - 42 (22 bit)

SYSCTL_DC1_CAN0 : CAN Module 0 Present
bits : 24 - 48 (25 bit)

SYSCTL_DC1_CAN1 : CAN Module 1 Present
bits : 25 - 50 (26 bit)

SYSCTL_DC1_WDT1 : Watchdog Timer1 Present
bits : 28 - 56 (29 bit)


DC1

Device Capabilities 1
address_offset : 0x10 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DC1 DC1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DC1_JTAG SYSCTL_DC1_SWD SYSCTL_DC1_SWO SYSCTL_DC1_WDT0 SYSCTL_DC1_PLL SYSCTL_DC1_TEMP SYSCTL_DC1_HIB SYSCTL_DC1_MPU SYSCTL_DC1_ADC0SPD SYSCTL_DC1_ADC1SPD SYSCTL_DC1_MINSYSDIV SYSCTL_DC1_ADC0 SYSCTL_DC1_ADC1 SYSCTL_DC1_PWM0 SYSCTL_DC1_PWM1 SYSCTL_DC1_CAN0 SYSCTL_DC1_CAN1 SYSCTL_DC1_WDT1

SYSCTL_DC1_JTAG : JTAG Present
bits : 0 - 0 (1 bit)

SYSCTL_DC1_SWD : SWD Present
bits : 1 - 2 (2 bit)

SYSCTL_DC1_SWO : SWO Trace Port Present
bits : 2 - 4 (3 bit)

SYSCTL_DC1_WDT0 : Watchdog Timer 0 Present
bits : 3 - 6 (4 bit)

SYSCTL_DC1_PLL : PLL Present
bits : 4 - 8 (5 bit)

SYSCTL_DC1_TEMP : Temp Sensor Present
bits : 5 - 10 (6 bit)

SYSCTL_DC1_HIB : Hibernation Module Present
bits : 6 - 12 (7 bit)

SYSCTL_DC1_MPU : MPU Present
bits : 7 - 14 (8 bit)

SYSCTL_DC1_ADC0SPD : Max ADC0 Speed
bits : 8 - 17 (10 bit)

Enumeration:

0x0 : SYSCTL_DC1_ADC0SPD_125K

125K samples/second

0x1 : SYSCTL_DC1_ADC0SPD_250K

250K samples/second

0x2 : SYSCTL_DC1_ADC0SPD_500K

500K samples/second

0x3 : SYSCTL_DC1_ADC0SPD_1M

1M samples/second

End of enumeration elements list.

SYSCTL_DC1_ADC1SPD : Max ADC1 Speed
bits : 10 - 21 (12 bit)

Enumeration:

0x0 : SYSCTL_DC1_ADC1SPD_125K

125K samples/second

0x1 : SYSCTL_DC1_ADC1SPD_250K

250K samples/second

0x2 : SYSCTL_DC1_ADC1SPD_500K

500K samples/second

0x3 : SYSCTL_DC1_ADC1SPD_1M

1M samples/second

End of enumeration elements list.

SYSCTL_DC1_MINSYSDIV : System Clock Divider
bits : 12 - 27 (16 bit)

Enumeration:

0x1 : SYSCTL_DC1_MINSYSDIV_100

Divide VCO (400MHZ) by 5 minimum

0x2 : SYSCTL_DC1_MINSYSDIV_66

Divide VCO (400MHZ) by 2*2 + 2 = 6 minimum

0x3 : SYSCTL_DC1_MINSYSDIV_50

Specifies a 50-MHz CPU clock with a PLL divider of 4

0x4 : SYSCTL_DC1_MINSYSDIV_40

Specifies a 40-MHz CPU clock with a PLL divider of 5

0x7 : SYSCTL_DC1_MINSYSDIV_25

Specifies a 25-MHz clock with a PLL divider of 8

0x9 : SYSCTL_DC1_MINSYSDIV_20

Specifies a 20-MHz clock with a PLL divider of 10

End of enumeration elements list.

SYSCTL_DC1_ADC0 : ADC Module 0 Present
bits : 16 - 32 (17 bit)

SYSCTL_DC1_ADC1 : ADC Module 1 Present
bits : 17 - 34 (18 bit)

SYSCTL_DC1_PWM0 : PWM Module 0 Present
bits : 20 - 40 (21 bit)

SYSCTL_DC1_PWM1 : PWM Module 1 Present
bits : 21 - 42 (22 bit)

SYSCTL_DC1_CAN0 : CAN Module 0 Present
bits : 24 - 48 (25 bit)

SYSCTL_DC1_CAN1 : CAN Module 1 Present
bits : 25 - 50 (26 bit)

SYSCTL_DC1_WDT1 : Watchdog Timer1 Present
bits : 28 - 56 (29 bit)


SYSCTLRCGC0

Run Mode Clock Gating Control Register 0
address_offset : 0x100 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLRCGC0 SYSCTLRCGC0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGC0_WDT0 SYSCTL_RCGC0_HIB SYSCTL_RCGC0_ADC0SPD SYSCTL_RCGC0_ADC1SPD SYSCTL_RCGC0_ADC0 SYSCTL_RCGC0_ADC1 SYSCTL_RCGC0_PWM0 SYSCTL_RCGC0_CAN0 SYSCTL_RCGC0_CAN1 SYSCTL_RCGC0_WDT1

SYSCTL_RCGC0_WDT0 : WDT0 Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_RCGC0_HIB : HIB Clock Gating Control
bits : 6 - 12 (7 bit)

SYSCTL_RCGC0_ADC0SPD : ADC0 Sample Speed
bits : 8 - 17 (10 bit)

Enumeration:

0x0 : SYSCTL_RCGC0_ADC0SPD_125K

125K samples/second

0x1 : SYSCTL_RCGC0_ADC0SPD_250K

250K samples/second

0x2 : SYSCTL_RCGC0_ADC0SPD_500K

500K samples/second

0x3 : SYSCTL_RCGC0_ADC0SPD_1M

1M samples/second

End of enumeration elements list.

SYSCTL_RCGC0_ADC1SPD : ADC1 Sample Speed
bits : 10 - 21 (12 bit)

Enumeration:

0x0 : SYSCTL_RCGC0_ADC1SPD_125K

125K samples/second

0x1 : SYSCTL_RCGC0_ADC1SPD_250K

250K samples/second

0x2 : SYSCTL_RCGC0_ADC1SPD_500K

500K samples/second

0x3 : SYSCTL_RCGC0_ADC1SPD_1M

1M samples/second

End of enumeration elements list.

SYSCTL_RCGC0_ADC0 : ADC0 Clock Gating Control
bits : 16 - 32 (17 bit)

SYSCTL_RCGC0_ADC1 : ADC1 Clock Gating Control
bits : 17 - 34 (18 bit)

SYSCTL_RCGC0_PWM0 : PWM Clock Gating Control
bits : 20 - 40 (21 bit)

SYSCTL_RCGC0_CAN0 : CAN0 Clock Gating Control
bits : 24 - 48 (25 bit)

SYSCTL_RCGC0_CAN1 : CAN1 Clock Gating Control
bits : 25 - 50 (26 bit)

SYSCTL_RCGC0_WDT1 : WDT1 Clock Gating Control
bits : 28 - 56 (29 bit)


RCGC0

Run Mode Clock Gating Control Register 0
address_offset : 0x100 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

RCGC0 RCGC0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGC0_WDT0 SYSCTL_RCGC0_HIB SYSCTL_RCGC0_ADC0SPD SYSCTL_RCGC0_ADC1SPD SYSCTL_RCGC0_ADC0 SYSCTL_RCGC0_ADC1 SYSCTL_RCGC0_PWM0 SYSCTL_RCGC0_CAN0 SYSCTL_RCGC0_CAN1 SYSCTL_RCGC0_WDT1

SYSCTL_RCGC0_WDT0 : WDT0 Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_RCGC0_HIB : HIB Clock Gating Control
bits : 6 - 12 (7 bit)

SYSCTL_RCGC0_ADC0SPD : ADC0 Sample Speed
bits : 8 - 17 (10 bit)

Enumeration:

0x0 : SYSCTL_RCGC0_ADC0SPD_125K

125K samples/second

0x1 : SYSCTL_RCGC0_ADC0SPD_250K

250K samples/second

0x2 : SYSCTL_RCGC0_ADC0SPD_500K

500K samples/second

0x3 : SYSCTL_RCGC0_ADC0SPD_1M

1M samples/second

End of enumeration elements list.

SYSCTL_RCGC0_ADC1SPD : ADC1 Sample Speed
bits : 10 - 21 (12 bit)

Enumeration:

0x0 : SYSCTL_RCGC0_ADC1SPD_125K

125K samples/second

0x1 : SYSCTL_RCGC0_ADC1SPD_250K

250K samples/second

0x2 : SYSCTL_RCGC0_ADC1SPD_500K

500K samples/second

0x3 : SYSCTL_RCGC0_ADC1SPD_1M

1M samples/second

End of enumeration elements list.

SYSCTL_RCGC0_ADC0 : ADC0 Clock Gating Control
bits : 16 - 32 (17 bit)

SYSCTL_RCGC0_ADC1 : ADC1 Clock Gating Control
bits : 17 - 34 (18 bit)

SYSCTL_RCGC0_PWM0 : PWM Clock Gating Control
bits : 20 - 40 (21 bit)

SYSCTL_RCGC0_CAN0 : CAN0 Clock Gating Control
bits : 24 - 48 (25 bit)

SYSCTL_RCGC0_CAN1 : CAN1 Clock Gating Control
bits : 25 - 50 (26 bit)

SYSCTL_RCGC0_WDT1 : WDT1 Clock Gating Control
bits : 28 - 56 (29 bit)


SYSCTLRCGC1

Run Mode Clock Gating Control Register 1
address_offset : 0x104 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLRCGC1 SYSCTLRCGC1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGC1_UART0 SYSCTL_RCGC1_UART1 SYSCTL_RCGC1_UART2 SYSCTL_RCGC1_SSI0 SYSCTL_RCGC1_SSI1 SYSCTL_RCGC1_QEI0 SYSCTL_RCGC1_QEI1 SYSCTL_RCGC1_I2C0 SYSCTL_RCGC1_I2C1 SYSCTL_RCGC1_TIMER0 SYSCTL_RCGC1_TIMER1 SYSCTL_RCGC1_TIMER2 SYSCTL_RCGC1_TIMER3 SYSCTL_RCGC1_COMP0 SYSCTL_RCGC1_COMP1 SYSCTL_RCGC1_COMP2

SYSCTL_RCGC1_UART0 : UART0 Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_RCGC1_UART1 : UART1 Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_RCGC1_UART2 : UART2 Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_RCGC1_SSI0 : SSI0 Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_RCGC1_SSI1 : SSI1 Clock Gating Control
bits : 5 - 10 (6 bit)

SYSCTL_RCGC1_QEI0 : QEI0 Clock Gating Control
bits : 8 - 16 (9 bit)

SYSCTL_RCGC1_QEI1 : QEI1 Clock Gating Control
bits : 9 - 18 (10 bit)

SYSCTL_RCGC1_I2C0 : I2C0 Clock Gating Control
bits : 12 - 24 (13 bit)

SYSCTL_RCGC1_I2C1 : I2C1 Clock Gating Control
bits : 14 - 28 (15 bit)

SYSCTL_RCGC1_TIMER0 : Timer 0 Clock Gating Control
bits : 16 - 32 (17 bit)

SYSCTL_RCGC1_TIMER1 : Timer 1 Clock Gating Control
bits : 17 - 34 (18 bit)

SYSCTL_RCGC1_TIMER2 : Timer 2 Clock Gating Control
bits : 18 - 36 (19 bit)

SYSCTL_RCGC1_TIMER3 : Timer 3 Clock Gating Control
bits : 19 - 38 (20 bit)

SYSCTL_RCGC1_COMP0 : Analog Comparator 0 Clock Gating
bits : 24 - 48 (25 bit)

SYSCTL_RCGC1_COMP1 : Analog Comparator 1 Clock Gating
bits : 25 - 50 (26 bit)

SYSCTL_RCGC1_COMP2 : Analog Comparator 2 Clock Gating
bits : 26 - 52 (27 bit)


RCGC1

Run Mode Clock Gating Control Register 1
address_offset : 0x104 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

RCGC1 RCGC1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGC1_UART0 SYSCTL_RCGC1_UART1 SYSCTL_RCGC1_UART2 SYSCTL_RCGC1_SSI0 SYSCTL_RCGC1_SSI1 SYSCTL_RCGC1_QEI0 SYSCTL_RCGC1_QEI1 SYSCTL_RCGC1_I2C0 SYSCTL_RCGC1_I2C1 SYSCTL_RCGC1_TIMER0 SYSCTL_RCGC1_TIMER1 SYSCTL_RCGC1_TIMER2 SYSCTL_RCGC1_TIMER3 SYSCTL_RCGC1_COMP0 SYSCTL_RCGC1_COMP1 SYSCTL_RCGC1_COMP2

SYSCTL_RCGC1_UART0 : UART0 Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_RCGC1_UART1 : UART1 Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_RCGC1_UART2 : UART2 Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_RCGC1_SSI0 : SSI0 Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_RCGC1_SSI1 : SSI1 Clock Gating Control
bits : 5 - 10 (6 bit)

SYSCTL_RCGC1_QEI0 : QEI0 Clock Gating Control
bits : 8 - 16 (9 bit)

SYSCTL_RCGC1_QEI1 : QEI1 Clock Gating Control
bits : 9 - 18 (10 bit)

SYSCTL_RCGC1_I2C0 : I2C0 Clock Gating Control
bits : 12 - 24 (13 bit)

SYSCTL_RCGC1_I2C1 : I2C1 Clock Gating Control
bits : 14 - 28 (15 bit)

SYSCTL_RCGC1_TIMER0 : Timer 0 Clock Gating Control
bits : 16 - 32 (17 bit)

SYSCTL_RCGC1_TIMER1 : Timer 1 Clock Gating Control
bits : 17 - 34 (18 bit)

SYSCTL_RCGC1_TIMER2 : Timer 2 Clock Gating Control
bits : 18 - 36 (19 bit)

SYSCTL_RCGC1_TIMER3 : Timer 3 Clock Gating Control
bits : 19 - 38 (20 bit)

SYSCTL_RCGC1_COMP0 : Analog Comparator 0 Clock Gating
bits : 24 - 48 (25 bit)

SYSCTL_RCGC1_COMP1 : Analog Comparator 1 Clock Gating
bits : 25 - 50 (26 bit)

SYSCTL_RCGC1_COMP2 : Analog Comparator 2 Clock Gating
bits : 26 - 52 (27 bit)


SYSCTLRCGC2

Run Mode Clock Gating Control Register 2
address_offset : 0x108 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLRCGC2 SYSCTLRCGC2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGC2_GPIOA SYSCTL_RCGC2_GPIOB SYSCTL_RCGC2_GPIOC SYSCTL_RCGC2_GPIOD SYSCTL_RCGC2_GPIOE SYSCTL_RCGC2_GPIOF SYSCTL_RCGC2_GPIOG SYSCTL_RCGC2_GPIOH SYSCTL_RCGC2_GPIOJ SYSCTL_RCGC2_UDMA SYSCTL_RCGC2_USB0

SYSCTL_RCGC2_GPIOA : Port A Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_RCGC2_GPIOB : Port B Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_RCGC2_GPIOC : Port C Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_RCGC2_GPIOD : Port D Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_RCGC2_GPIOE : Port E Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_RCGC2_GPIOF : Port F Clock Gating Control
bits : 5 - 10 (6 bit)

SYSCTL_RCGC2_GPIOG : Port G Clock Gating Control
bits : 6 - 12 (7 bit)

SYSCTL_RCGC2_GPIOH : Port H Clock Gating Control
bits : 7 - 14 (8 bit)

SYSCTL_RCGC2_GPIOJ : Port J Clock Gating Control
bits : 8 - 16 (9 bit)

SYSCTL_RCGC2_UDMA : Micro-DMA Clock Gating Control
bits : 13 - 26 (14 bit)

SYSCTL_RCGC2_USB0 : USB0 Clock Gating Control
bits : 16 - 32 (17 bit)


RCGC2

Run Mode Clock Gating Control Register 2
address_offset : 0x108 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

RCGC2 RCGC2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGC2_GPIOA SYSCTL_RCGC2_GPIOB SYSCTL_RCGC2_GPIOC SYSCTL_RCGC2_GPIOD SYSCTL_RCGC2_GPIOE SYSCTL_RCGC2_GPIOF SYSCTL_RCGC2_GPIOG SYSCTL_RCGC2_GPIOH SYSCTL_RCGC2_GPIOJ SYSCTL_RCGC2_UDMA SYSCTL_RCGC2_USB0

SYSCTL_RCGC2_GPIOA : Port A Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_RCGC2_GPIOB : Port B Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_RCGC2_GPIOC : Port C Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_RCGC2_GPIOD : Port D Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_RCGC2_GPIOE : Port E Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_RCGC2_GPIOF : Port F Clock Gating Control
bits : 5 - 10 (6 bit)

SYSCTL_RCGC2_GPIOG : Port G Clock Gating Control
bits : 6 - 12 (7 bit)

SYSCTL_RCGC2_GPIOH : Port H Clock Gating Control
bits : 7 - 14 (8 bit)

SYSCTL_RCGC2_GPIOJ : Port J Clock Gating Control
bits : 8 - 16 (9 bit)

SYSCTL_RCGC2_UDMA : Micro-DMA Clock Gating Control
bits : 13 - 26 (14 bit)

SYSCTL_RCGC2_USB0 : USB0 Clock Gating Control
bits : 16 - 32 (17 bit)


SYSCTLSCGC0

Sleep Mode Clock Gating Control Register 0
address_offset : 0x110 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSCGC0 SYSCTLSCGC0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGC0_WDT0 SYSCTL_SCGC0_HIB SYSCTL_SCGC0_ADC0 SYSCTL_SCGC0_ADC1 SYSCTL_SCGC0_PWM0 SYSCTL_SCGC0_CAN0 SYSCTL_SCGC0_CAN1 SYSCTL_SCGC0_WDT1

SYSCTL_SCGC0_WDT0 : WDT0 Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_SCGC0_HIB : HIB Clock Gating Control
bits : 6 - 12 (7 bit)

SYSCTL_SCGC0_ADC0 : ADC0 Clock Gating Control
bits : 16 - 32 (17 bit)

SYSCTL_SCGC0_ADC1 : ADC1 Clock Gating Control
bits : 17 - 34 (18 bit)

SYSCTL_SCGC0_PWM0 : PWM Clock Gating Control
bits : 20 - 40 (21 bit)

SYSCTL_SCGC0_CAN0 : CAN0 Clock Gating Control
bits : 24 - 48 (25 bit)

SYSCTL_SCGC0_CAN1 : CAN1 Clock Gating Control
bits : 25 - 50 (26 bit)

SYSCTL_SCGC0_WDT1 : WDT1 Clock Gating Control
bits : 28 - 56 (29 bit)


SCGC0

Sleep Mode Clock Gating Control Register 0
address_offset : 0x110 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SCGC0 SCGC0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGC0_WDT0 SYSCTL_SCGC0_HIB SYSCTL_SCGC0_ADC0 SYSCTL_SCGC0_ADC1 SYSCTL_SCGC0_PWM0 SYSCTL_SCGC0_CAN0 SYSCTL_SCGC0_CAN1 SYSCTL_SCGC0_WDT1

SYSCTL_SCGC0_WDT0 : WDT0 Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_SCGC0_HIB : HIB Clock Gating Control
bits : 6 - 12 (7 bit)

SYSCTL_SCGC0_ADC0 : ADC0 Clock Gating Control
bits : 16 - 32 (17 bit)

SYSCTL_SCGC0_ADC1 : ADC1 Clock Gating Control
bits : 17 - 34 (18 bit)

SYSCTL_SCGC0_PWM0 : PWM Clock Gating Control
bits : 20 - 40 (21 bit)

SYSCTL_SCGC0_CAN0 : CAN0 Clock Gating Control
bits : 24 - 48 (25 bit)

SYSCTL_SCGC0_CAN1 : CAN1 Clock Gating Control
bits : 25 - 50 (26 bit)

SYSCTL_SCGC0_WDT1 : WDT1 Clock Gating Control
bits : 28 - 56 (29 bit)


SYSCTLSCGC1

Sleep Mode Clock Gating Control Register 1
address_offset : 0x114 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSCGC1 SYSCTLSCGC1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGC1_UART0 SYSCTL_SCGC1_UART1 SYSCTL_SCGC1_UART2 SYSCTL_SCGC1_SSI0 SYSCTL_SCGC1_SSI1 SYSCTL_SCGC1_QEI0 SYSCTL_SCGC1_QEI1 SYSCTL_SCGC1_I2C0 SYSCTL_SCGC1_I2C1 SYSCTL_SCGC1_TIMER0 SYSCTL_SCGC1_TIMER1 SYSCTL_SCGC1_TIMER2 SYSCTL_SCGC1_TIMER3 SYSCTL_SCGC1_COMP0 SYSCTL_SCGC1_COMP1 SYSCTL_SCGC1_COMP2

SYSCTL_SCGC1_UART0 : UART0 Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_SCGC1_UART1 : UART1 Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_SCGC1_UART2 : UART2 Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_SCGC1_SSI0 : SSI0 Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_SCGC1_SSI1 : SSI1 Clock Gating Control
bits : 5 - 10 (6 bit)

SYSCTL_SCGC1_QEI0 : QEI0 Clock Gating Control
bits : 8 - 16 (9 bit)

SYSCTL_SCGC1_QEI1 : QEI1 Clock Gating Control
bits : 9 - 18 (10 bit)

SYSCTL_SCGC1_I2C0 : I2C0 Clock Gating Control
bits : 12 - 24 (13 bit)

SYSCTL_SCGC1_I2C1 : I2C1 Clock Gating Control
bits : 14 - 28 (15 bit)

SYSCTL_SCGC1_TIMER0 : Timer 0 Clock Gating Control
bits : 16 - 32 (17 bit)

SYSCTL_SCGC1_TIMER1 : Timer 1 Clock Gating Control
bits : 17 - 34 (18 bit)

SYSCTL_SCGC1_TIMER2 : Timer 2 Clock Gating Control
bits : 18 - 36 (19 bit)

SYSCTL_SCGC1_TIMER3 : Timer 3 Clock Gating Control
bits : 19 - 38 (20 bit)

SYSCTL_SCGC1_COMP0 : Analog Comparator 0 Clock Gating
bits : 24 - 48 (25 bit)

SYSCTL_SCGC1_COMP1 : Analog Comparator 1 Clock Gating
bits : 25 - 50 (26 bit)

SYSCTL_SCGC1_COMP2 : Analog Comparator 2 Clock Gating
bits : 26 - 52 (27 bit)


SCGC1

Sleep Mode Clock Gating Control Register 1
address_offset : 0x114 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SCGC1 SCGC1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGC1_UART0 SYSCTL_SCGC1_UART1 SYSCTL_SCGC1_UART2 SYSCTL_SCGC1_SSI0 SYSCTL_SCGC1_SSI1 SYSCTL_SCGC1_QEI0 SYSCTL_SCGC1_QEI1 SYSCTL_SCGC1_I2C0 SYSCTL_SCGC1_I2C1 SYSCTL_SCGC1_TIMER0 SYSCTL_SCGC1_TIMER1 SYSCTL_SCGC1_TIMER2 SYSCTL_SCGC1_TIMER3 SYSCTL_SCGC1_COMP0 SYSCTL_SCGC1_COMP1 SYSCTL_SCGC1_COMP2

SYSCTL_SCGC1_UART0 : UART0 Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_SCGC1_UART1 : UART1 Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_SCGC1_UART2 : UART2 Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_SCGC1_SSI0 : SSI0 Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_SCGC1_SSI1 : SSI1 Clock Gating Control
bits : 5 - 10 (6 bit)

SYSCTL_SCGC1_QEI0 : QEI0 Clock Gating Control
bits : 8 - 16 (9 bit)

SYSCTL_SCGC1_QEI1 : QEI1 Clock Gating Control
bits : 9 - 18 (10 bit)

SYSCTL_SCGC1_I2C0 : I2C0 Clock Gating Control
bits : 12 - 24 (13 bit)

SYSCTL_SCGC1_I2C1 : I2C1 Clock Gating Control
bits : 14 - 28 (15 bit)

SYSCTL_SCGC1_TIMER0 : Timer 0 Clock Gating Control
bits : 16 - 32 (17 bit)

SYSCTL_SCGC1_TIMER1 : Timer 1 Clock Gating Control
bits : 17 - 34 (18 bit)

SYSCTL_SCGC1_TIMER2 : Timer 2 Clock Gating Control
bits : 18 - 36 (19 bit)

SYSCTL_SCGC1_TIMER3 : Timer 3 Clock Gating Control
bits : 19 - 38 (20 bit)

SYSCTL_SCGC1_COMP0 : Analog Comparator 0 Clock Gating
bits : 24 - 48 (25 bit)

SYSCTL_SCGC1_COMP1 : Analog Comparator 1 Clock Gating
bits : 25 - 50 (26 bit)

SYSCTL_SCGC1_COMP2 : Analog Comparator 2 Clock Gating
bits : 26 - 52 (27 bit)


SYSCTLSCGC2

Sleep Mode Clock Gating Control Register 2
address_offset : 0x118 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSCGC2 SYSCTLSCGC2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGC2_GPIOA SYSCTL_SCGC2_GPIOB SYSCTL_SCGC2_GPIOC SYSCTL_SCGC2_GPIOD SYSCTL_SCGC2_GPIOE SYSCTL_SCGC2_GPIOF SYSCTL_SCGC2_GPIOG SYSCTL_SCGC2_GPIOH SYSCTL_SCGC2_GPIOJ SYSCTL_SCGC2_UDMA SYSCTL_SCGC2_USB0

SYSCTL_SCGC2_GPIOA : Port A Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_SCGC2_GPIOB : Port B Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_SCGC2_GPIOC : Port C Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_SCGC2_GPIOD : Port D Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_SCGC2_GPIOE : Port E Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_SCGC2_GPIOF : Port F Clock Gating Control
bits : 5 - 10 (6 bit)

SYSCTL_SCGC2_GPIOG : Port G Clock Gating Control
bits : 6 - 12 (7 bit)

SYSCTL_SCGC2_GPIOH : Port H Clock Gating Control
bits : 7 - 14 (8 bit)

SYSCTL_SCGC2_GPIOJ : Port J Clock Gating Control
bits : 8 - 16 (9 bit)

SYSCTL_SCGC2_UDMA : Micro-DMA Clock Gating Control
bits : 13 - 26 (14 bit)

SYSCTL_SCGC2_USB0 : USB0 Clock Gating Control
bits : 16 - 32 (17 bit)


SCGC2

Sleep Mode Clock Gating Control Register 2
address_offset : 0x118 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SCGC2 SCGC2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGC2_GPIOA SYSCTL_SCGC2_GPIOB SYSCTL_SCGC2_GPIOC SYSCTL_SCGC2_GPIOD SYSCTL_SCGC2_GPIOE SYSCTL_SCGC2_GPIOF SYSCTL_SCGC2_GPIOG SYSCTL_SCGC2_GPIOH SYSCTL_SCGC2_GPIOJ SYSCTL_SCGC2_UDMA SYSCTL_SCGC2_USB0

SYSCTL_SCGC2_GPIOA : Port A Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_SCGC2_GPIOB : Port B Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_SCGC2_GPIOC : Port C Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_SCGC2_GPIOD : Port D Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_SCGC2_GPIOE : Port E Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_SCGC2_GPIOF : Port F Clock Gating Control
bits : 5 - 10 (6 bit)

SYSCTL_SCGC2_GPIOG : Port G Clock Gating Control
bits : 6 - 12 (7 bit)

SYSCTL_SCGC2_GPIOH : Port H Clock Gating Control
bits : 7 - 14 (8 bit)

SYSCTL_SCGC2_GPIOJ : Port J Clock Gating Control
bits : 8 - 16 (9 bit)

SYSCTL_SCGC2_UDMA : Micro-DMA Clock Gating Control
bits : 13 - 26 (14 bit)

SYSCTL_SCGC2_USB0 : USB0 Clock Gating Control
bits : 16 - 32 (17 bit)


SYSCTLDCGC0

Deep Sleep Mode Clock Gating Control Register 0
address_offset : 0x120 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDCGC0 SYSCTLDCGC0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGC0_WDT0 SYSCTL_DCGC0_HIB SYSCTL_DCGC0_ADC0 SYSCTL_DCGC0_ADC1 SYSCTL_DCGC0_PWM0 SYSCTL_DCGC0_CAN0 SYSCTL_DCGC0_CAN1 SYSCTL_DCGC0_WDT1

SYSCTL_DCGC0_WDT0 : WDT0 Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_DCGC0_HIB : HIB Clock Gating Control
bits : 6 - 12 (7 bit)

SYSCTL_DCGC0_ADC0 : ADC0 Clock Gating Control
bits : 16 - 32 (17 bit)

SYSCTL_DCGC0_ADC1 : ADC1 Clock Gating Control
bits : 17 - 34 (18 bit)

SYSCTL_DCGC0_PWM0 : PWM Clock Gating Control
bits : 20 - 40 (21 bit)

SYSCTL_DCGC0_CAN0 : CAN0 Clock Gating Control
bits : 24 - 48 (25 bit)

SYSCTL_DCGC0_CAN1 : CAN1 Clock Gating Control
bits : 25 - 50 (26 bit)

SYSCTL_DCGC0_WDT1 : WDT1 Clock Gating Control
bits : 28 - 56 (29 bit)


DCGC0

Deep Sleep Mode Clock Gating Control Register 0
address_offset : 0x120 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DCGC0 DCGC0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGC0_WDT0 SYSCTL_DCGC0_HIB SYSCTL_DCGC0_ADC0 SYSCTL_DCGC0_ADC1 SYSCTL_DCGC0_PWM0 SYSCTL_DCGC0_CAN0 SYSCTL_DCGC0_CAN1 SYSCTL_DCGC0_WDT1

SYSCTL_DCGC0_WDT0 : WDT0 Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_DCGC0_HIB : HIB Clock Gating Control
bits : 6 - 12 (7 bit)

SYSCTL_DCGC0_ADC0 : ADC0 Clock Gating Control
bits : 16 - 32 (17 bit)

SYSCTL_DCGC0_ADC1 : ADC1 Clock Gating Control
bits : 17 - 34 (18 bit)

SYSCTL_DCGC0_PWM0 : PWM Clock Gating Control
bits : 20 - 40 (21 bit)

SYSCTL_DCGC0_CAN0 : CAN0 Clock Gating Control
bits : 24 - 48 (25 bit)

SYSCTL_DCGC0_CAN1 : CAN1 Clock Gating Control
bits : 25 - 50 (26 bit)

SYSCTL_DCGC0_WDT1 : WDT1 Clock Gating Control
bits : 28 - 56 (29 bit)


SYSCTLDCGC1

Deep-Sleep Mode Clock Gating Control Register 1
address_offset : 0x124 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDCGC1 SYSCTLDCGC1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGC1_UART0 SYSCTL_DCGC1_UART1 SYSCTL_DCGC1_UART2 SYSCTL_DCGC1_SSI0 SYSCTL_DCGC1_SSI1 SYSCTL_DCGC1_QEI0 SYSCTL_DCGC1_QEI1 SYSCTL_DCGC1_I2C0 SYSCTL_DCGC1_I2C1 SYSCTL_DCGC1_TIMER0 SYSCTL_DCGC1_TIMER1 SYSCTL_DCGC1_TIMER2 SYSCTL_DCGC1_TIMER3 SYSCTL_DCGC1_COMP0 SYSCTL_DCGC1_COMP1 SYSCTL_DCGC1_COMP2

SYSCTL_DCGC1_UART0 : UART0 Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_DCGC1_UART1 : UART1 Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_DCGC1_UART2 : UART2 Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_DCGC1_SSI0 : SSI0 Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_DCGC1_SSI1 : SSI1 Clock Gating Control
bits : 5 - 10 (6 bit)

SYSCTL_DCGC1_QEI0 : QEI0 Clock Gating Control
bits : 8 - 16 (9 bit)

SYSCTL_DCGC1_QEI1 : QEI1 Clock Gating Control
bits : 9 - 18 (10 bit)

SYSCTL_DCGC1_I2C0 : I2C0 Clock Gating Control
bits : 12 - 24 (13 bit)

SYSCTL_DCGC1_I2C1 : I2C1 Clock Gating Control
bits : 14 - 28 (15 bit)

SYSCTL_DCGC1_TIMER0 : Timer 0 Clock Gating Control
bits : 16 - 32 (17 bit)

SYSCTL_DCGC1_TIMER1 : Timer 1 Clock Gating Control
bits : 17 - 34 (18 bit)

SYSCTL_DCGC1_TIMER2 : Timer 2 Clock Gating Control
bits : 18 - 36 (19 bit)

SYSCTL_DCGC1_TIMER3 : Timer 3 Clock Gating Control
bits : 19 - 38 (20 bit)

SYSCTL_DCGC1_COMP0 : Analog Comparator 0 Clock Gating
bits : 24 - 48 (25 bit)

SYSCTL_DCGC1_COMP1 : Analog Comparator 1 Clock Gating
bits : 25 - 50 (26 bit)

SYSCTL_DCGC1_COMP2 : Analog Comparator 2 Clock Gating
bits : 26 - 52 (27 bit)


DCGC1

Deep-Sleep Mode Clock Gating Control Register 1
address_offset : 0x124 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DCGC1 DCGC1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGC1_UART0 SYSCTL_DCGC1_UART1 SYSCTL_DCGC1_UART2 SYSCTL_DCGC1_SSI0 SYSCTL_DCGC1_SSI1 SYSCTL_DCGC1_QEI0 SYSCTL_DCGC1_QEI1 SYSCTL_DCGC1_I2C0 SYSCTL_DCGC1_I2C1 SYSCTL_DCGC1_TIMER0 SYSCTL_DCGC1_TIMER1 SYSCTL_DCGC1_TIMER2 SYSCTL_DCGC1_TIMER3 SYSCTL_DCGC1_COMP0 SYSCTL_DCGC1_COMP1 SYSCTL_DCGC1_COMP2

SYSCTL_DCGC1_UART0 : UART0 Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_DCGC1_UART1 : UART1 Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_DCGC1_UART2 : UART2 Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_DCGC1_SSI0 : SSI0 Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_DCGC1_SSI1 : SSI1 Clock Gating Control
bits : 5 - 10 (6 bit)

SYSCTL_DCGC1_QEI0 : QEI0 Clock Gating Control
bits : 8 - 16 (9 bit)

SYSCTL_DCGC1_QEI1 : QEI1 Clock Gating Control
bits : 9 - 18 (10 bit)

SYSCTL_DCGC1_I2C0 : I2C0 Clock Gating Control
bits : 12 - 24 (13 bit)

SYSCTL_DCGC1_I2C1 : I2C1 Clock Gating Control
bits : 14 - 28 (15 bit)

SYSCTL_DCGC1_TIMER0 : Timer 0 Clock Gating Control
bits : 16 - 32 (17 bit)

SYSCTL_DCGC1_TIMER1 : Timer 1 Clock Gating Control
bits : 17 - 34 (18 bit)

SYSCTL_DCGC1_TIMER2 : Timer 2 Clock Gating Control
bits : 18 - 36 (19 bit)

SYSCTL_DCGC1_TIMER3 : Timer 3 Clock Gating Control
bits : 19 - 38 (20 bit)

SYSCTL_DCGC1_COMP0 : Analog Comparator 0 Clock Gating
bits : 24 - 48 (25 bit)

SYSCTL_DCGC1_COMP1 : Analog Comparator 1 Clock Gating
bits : 25 - 50 (26 bit)

SYSCTL_DCGC1_COMP2 : Analog Comparator 2 Clock Gating
bits : 26 - 52 (27 bit)


SYSCTLDCGC2

Deep Sleep Mode Clock Gating Control Register 2
address_offset : 0x128 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDCGC2 SYSCTLDCGC2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGC2_GPIOA SYSCTL_DCGC2_GPIOB SYSCTL_DCGC2_GPIOC SYSCTL_DCGC2_GPIOD SYSCTL_DCGC2_GPIOE SYSCTL_DCGC2_GPIOF SYSCTL_DCGC2_GPIOG SYSCTL_DCGC2_GPIOH SYSCTL_DCGC2_GPIOJ SYSCTL_DCGC2_UDMA SYSCTL_DCGC2_USB0

SYSCTL_DCGC2_GPIOA : Port A Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_DCGC2_GPIOB : Port B Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_DCGC2_GPIOC : Port C Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_DCGC2_GPIOD : Port D Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_DCGC2_GPIOE : Port E Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_DCGC2_GPIOF : Port F Clock Gating Control
bits : 5 - 10 (6 bit)

SYSCTL_DCGC2_GPIOG : Port G Clock Gating Control
bits : 6 - 12 (7 bit)

SYSCTL_DCGC2_GPIOH : Port H Clock Gating Control
bits : 7 - 14 (8 bit)

SYSCTL_DCGC2_GPIOJ : Port J Clock Gating Control
bits : 8 - 16 (9 bit)

SYSCTL_DCGC2_UDMA : Micro-DMA Clock Gating Control
bits : 13 - 26 (14 bit)

SYSCTL_DCGC2_USB0 : USB0 Clock Gating Control
bits : 16 - 32 (17 bit)


DCGC2

Deep Sleep Mode Clock Gating Control Register 2
address_offset : 0x128 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DCGC2 DCGC2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGC2_GPIOA SYSCTL_DCGC2_GPIOB SYSCTL_DCGC2_GPIOC SYSCTL_DCGC2_GPIOD SYSCTL_DCGC2_GPIOE SYSCTL_DCGC2_GPIOF SYSCTL_DCGC2_GPIOG SYSCTL_DCGC2_GPIOH SYSCTL_DCGC2_GPIOJ SYSCTL_DCGC2_UDMA SYSCTL_DCGC2_USB0

SYSCTL_DCGC2_GPIOA : Port A Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_DCGC2_GPIOB : Port B Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_DCGC2_GPIOC : Port C Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_DCGC2_GPIOD : Port D Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_DCGC2_GPIOE : Port E Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_DCGC2_GPIOF : Port F Clock Gating Control
bits : 5 - 10 (6 bit)

SYSCTL_DCGC2_GPIOG : Port G Clock Gating Control
bits : 6 - 12 (7 bit)

SYSCTL_DCGC2_GPIOH : Port H Clock Gating Control
bits : 7 - 14 (8 bit)

SYSCTL_DCGC2_GPIOJ : Port J Clock Gating Control
bits : 8 - 16 (9 bit)

SYSCTL_DCGC2_UDMA : Micro-DMA Clock Gating Control
bits : 13 - 26 (14 bit)

SYSCTL_DCGC2_USB0 : USB0 Clock Gating Control
bits : 16 - 32 (17 bit)


SYSCTLDC2

Device Capabilities 2
address_offset : 0x14 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDC2 SYSCTLDC2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DC2_UART0 SYSCTL_DC2_UART1 SYSCTL_DC2_UART2 SYSCTL_DC2_SSI0 SYSCTL_DC2_SSI1 SYSCTL_DC2_QEI0 SYSCTL_DC2_QEI1 SYSCTL_DC2_I2C0 SYSCTL_DC2_I2C0HS SYSCTL_DC2_I2C1 SYSCTL_DC2_I2C1HS SYSCTL_DC2_TIMER0 SYSCTL_DC2_TIMER1 SYSCTL_DC2_TIMER2 SYSCTL_DC2_TIMER3 SYSCTL_DC2_COMP0 SYSCTL_DC2_COMP1 SYSCTL_DC2_COMP2 SYSCTL_DC2_I2S0 SYSCTL_DC2_EPI0

SYSCTL_DC2_UART0 : UART Module 0 Present
bits : 0 - 0 (1 bit)

SYSCTL_DC2_UART1 : UART Module 1 Present
bits : 1 - 2 (2 bit)

SYSCTL_DC2_UART2 : UART Module 2 Present
bits : 2 - 4 (3 bit)

SYSCTL_DC2_SSI0 : SSI Module 0 Present
bits : 4 - 8 (5 bit)

SYSCTL_DC2_SSI1 : SSI Module 1 Present
bits : 5 - 10 (6 bit)

SYSCTL_DC2_QEI0 : QEI Module 0 Present
bits : 8 - 16 (9 bit)

SYSCTL_DC2_QEI1 : QEI Module 1 Present
bits : 9 - 18 (10 bit)

SYSCTL_DC2_I2C0 : I2C Module 0 Present
bits : 12 - 24 (13 bit)

SYSCTL_DC2_I2C0HS : I2C Module 0 Speed
bits : 13 - 26 (14 bit)

SYSCTL_DC2_I2C1 : I2C Module 1 Present
bits : 14 - 28 (15 bit)

SYSCTL_DC2_I2C1HS : I2C Module 1 Speed
bits : 15 - 30 (16 bit)

SYSCTL_DC2_TIMER0 : Timer Module 0 Present
bits : 16 - 32 (17 bit)

SYSCTL_DC2_TIMER1 : Timer Module 1 Present
bits : 17 - 34 (18 bit)

SYSCTL_DC2_TIMER2 : Timer Module 2 Present
bits : 18 - 36 (19 bit)

SYSCTL_DC2_TIMER3 : Timer Module 3 Present
bits : 19 - 38 (20 bit)

SYSCTL_DC2_COMP0 : Analog Comparator 0 Present
bits : 24 - 48 (25 bit)

SYSCTL_DC2_COMP1 : Analog Comparator 1 Present
bits : 25 - 50 (26 bit)

SYSCTL_DC2_COMP2 : Analog Comparator 2 Present
bits : 26 - 52 (27 bit)

SYSCTL_DC2_I2S0 : I2S Module 0 Present
bits : 28 - 56 (29 bit)

SYSCTL_DC2_EPI0 : EPI Module 0 Present
bits : 30 - 60 (31 bit)


DC2

Device Capabilities 2
address_offset : 0x14 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DC2 DC2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DC2_UART0 SYSCTL_DC2_UART1 SYSCTL_DC2_UART2 SYSCTL_DC2_SSI0 SYSCTL_DC2_SSI1 SYSCTL_DC2_QEI0 SYSCTL_DC2_QEI1 SYSCTL_DC2_I2C0 SYSCTL_DC2_I2C0HS SYSCTL_DC2_I2C1 SYSCTL_DC2_I2C1HS SYSCTL_DC2_TIMER0 SYSCTL_DC2_TIMER1 SYSCTL_DC2_TIMER2 SYSCTL_DC2_TIMER3 SYSCTL_DC2_COMP0 SYSCTL_DC2_COMP1 SYSCTL_DC2_COMP2 SYSCTL_DC2_I2S0 SYSCTL_DC2_EPI0

SYSCTL_DC2_UART0 : UART Module 0 Present
bits : 0 - 0 (1 bit)

SYSCTL_DC2_UART1 : UART Module 1 Present
bits : 1 - 2 (2 bit)

SYSCTL_DC2_UART2 : UART Module 2 Present
bits : 2 - 4 (3 bit)

SYSCTL_DC2_SSI0 : SSI Module 0 Present
bits : 4 - 8 (5 bit)

SYSCTL_DC2_SSI1 : SSI Module 1 Present
bits : 5 - 10 (6 bit)

SYSCTL_DC2_QEI0 : QEI Module 0 Present
bits : 8 - 16 (9 bit)

SYSCTL_DC2_QEI1 : QEI Module 1 Present
bits : 9 - 18 (10 bit)

SYSCTL_DC2_I2C0 : I2C Module 0 Present
bits : 12 - 24 (13 bit)

SYSCTL_DC2_I2C0HS : I2C Module 0 Speed
bits : 13 - 26 (14 bit)

SYSCTL_DC2_I2C1 : I2C Module 1 Present
bits : 14 - 28 (15 bit)

SYSCTL_DC2_I2C1HS : I2C Module 1 Speed
bits : 15 - 30 (16 bit)

SYSCTL_DC2_TIMER0 : Timer Module 0 Present
bits : 16 - 32 (17 bit)

SYSCTL_DC2_TIMER1 : Timer Module 1 Present
bits : 17 - 34 (18 bit)

SYSCTL_DC2_TIMER2 : Timer Module 2 Present
bits : 18 - 36 (19 bit)

SYSCTL_DC2_TIMER3 : Timer Module 3 Present
bits : 19 - 38 (20 bit)

SYSCTL_DC2_COMP0 : Analog Comparator 0 Present
bits : 24 - 48 (25 bit)

SYSCTL_DC2_COMP1 : Analog Comparator 1 Present
bits : 25 - 50 (26 bit)

SYSCTL_DC2_COMP2 : Analog Comparator 2 Present
bits : 26 - 52 (27 bit)

SYSCTL_DC2_I2S0 : I2S Module 0 Present
bits : 28 - 56 (29 bit)

SYSCTL_DC2_EPI0 : EPI Module 0 Present
bits : 30 - 60 (31 bit)


SYSCTLDSLPCLKCFG

Deep Sleep Clock Configuration
address_offset : 0x144 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDSLPCLKCFG SYSCTLDSLPCLKCFG read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DSLPCLKCFG_O SYSCTL_DSLPCLKCFG_D

SYSCTL_DSLPCLKCFG_O : Clock Source
bits : 4 - 10 (7 bit)

Enumeration:

0x0 : SYSCTL_DSLPCLKCFG_O_IGN

MOSC

0x1 : SYSCTL_DSLPCLKCFG_O_IO

PIOSC

0x3 : SYSCTL_DSLPCLKCFG_O_30

30 kHz

0x7 : SYSCTL_DSLPCLKCFG_O_32

32.768 kHz

End of enumeration elements list.

SYSCTL_DSLPCLKCFG_D : Divider Field Override
bits : 23 - 51 (29 bit)

Enumeration:

0x0 : SYSCTL_DSLPCLKCFG_D_1

System clock /1

0x1 : SYSCTL_DSLPCLKCFG_D_2

System clock /2

0x2 : SYSCTL_DSLPCLKCFG_D_3

System clock /3

0x3 : SYSCTL_DSLPCLKCFG_D_4

System clock /4

0x3f : SYSCTL_DSLPCLKCFG_D_64

System clock /64

End of enumeration elements list.


DSLPCLKCFG

Deep Sleep Clock Configuration
address_offset : 0x144 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DSLPCLKCFG DSLPCLKCFG read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DSLPCLKCFG_O SYSCTL_DSLPCLKCFG_D

SYSCTL_DSLPCLKCFG_O : Clock Source
bits : 4 - 10 (7 bit)

Enumeration:

0x0 : SYSCTL_DSLPCLKCFG_O_IGN

MOSC

0x1 : SYSCTL_DSLPCLKCFG_O_IO

PIOSC

0x3 : SYSCTL_DSLPCLKCFG_O_30

30 kHz

0x7 : SYSCTL_DSLPCLKCFG_O_32

32.768 kHz

End of enumeration elements list.

SYSCTL_DSLPCLKCFG_D : Divider Field Override
bits : 23 - 51 (29 bit)

Enumeration:

0x0 : SYSCTL_DSLPCLKCFG_D_1

System clock /1

0x1 : SYSCTL_DSLPCLKCFG_D_2

System clock /2

0x2 : SYSCTL_DSLPCLKCFG_D_3

System clock /3

0x3 : SYSCTL_DSLPCLKCFG_D_4

System clock /4

0x3f : SYSCTL_DSLPCLKCFG_D_64

System clock /64

End of enumeration elements list.


SYSCTLSYSPROP

System Properties
address_offset : 0x14C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSYSPROP SYSCTLSYSPROP read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SYSPROP_FPU

SYSCTL_SYSPROP_FPU : FPU Present
bits : 0 - 0 (1 bit)


SYSPROP

System Properties
address_offset : 0x14C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSPROP SYSPROP read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SYSPROP_FPU

SYSCTL_SYSPROP_FPU : FPU Present
bits : 0 - 0 (1 bit)


SYSCTLPIOSCCAL

Precision Internal Oscillator Calibration
address_offset : 0x150 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPIOSCCAL SYSCTLPIOSCCAL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PIOSCCAL_UT SYSCTL_PIOSCCAL_UPDATE SYSCTL_PIOSCCAL_CAL SYSCTL_PIOSCCAL_UTEN

SYSCTL_PIOSCCAL_UT : User Trim Value
bits : 0 - 6 (7 bit)

SYSCTL_PIOSCCAL_UPDATE : Update Trim
bits : 8 - 16 (9 bit)

SYSCTL_PIOSCCAL_CAL : Start Calibration
bits : 9 - 18 (10 bit)

SYSCTL_PIOSCCAL_UTEN : Use User Trim Value
bits : 31 - 62 (32 bit)


PIOSCCAL

Precision Internal Oscillator Calibration
address_offset : 0x150 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PIOSCCAL PIOSCCAL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PIOSCCAL_UT SYSCTL_PIOSCCAL_UPDATE SYSCTL_PIOSCCAL_CAL SYSCTL_PIOSCCAL_UTEN

SYSCTL_PIOSCCAL_UT : User Trim Value
bits : 0 - 6 (7 bit)

SYSCTL_PIOSCCAL_UPDATE : Update Trim
bits : 8 - 16 (9 bit)

SYSCTL_PIOSCCAL_CAL : Start Calibration
bits : 9 - 18 (10 bit)

SYSCTL_PIOSCCAL_UTEN : Use User Trim Value
bits : 31 - 62 (32 bit)


SYSCTLPIOSCSTAT

Precision Internal Oscillator Statistics
address_offset : 0x154 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPIOSCSTAT SYSCTLPIOSCSTAT read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PIOSCSTAT_CT SYSCTL_PIOSCSTAT_CR SYSCTL_PIOSCSTAT_DT

SYSCTL_PIOSCSTAT_CT : Calibration Trim Value
bits : 0 - 6 (7 bit)

SYSCTL_PIOSCSTAT_CR : Calibration Result
bits : 8 - 17 (10 bit)

Enumeration:

0x0 : SYSCTL_PIOSCSTAT_CRNONE

Calibration has not been attempted

0x1 : SYSCTL_PIOSCSTAT_CRPASS

The last calibration operation completed to meet 1% accuracy

0x2 : SYSCTL_PIOSCSTAT_CRFAIL

The last calibration operation failed to meet 1% accuracy

End of enumeration elements list.

SYSCTL_PIOSCSTAT_DT : Default Trim Value
bits : 16 - 38 (23 bit)


PIOSCSTAT

Precision Internal Oscillator Statistics
address_offset : 0x154 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PIOSCSTAT PIOSCSTAT read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PIOSCSTAT_CT SYSCTL_PIOSCSTAT_CR SYSCTL_PIOSCSTAT_DT

SYSCTL_PIOSCSTAT_CT : Calibration Trim Value
bits : 0 - 6 (7 bit)

SYSCTL_PIOSCSTAT_CR : Calibration Result
bits : 8 - 17 (10 bit)

Enumeration:

0x0 : SYSCTL_PIOSCSTAT_CRNONE

Calibration has not been attempted

0x1 : SYSCTL_PIOSCSTAT_CRPASS

The last calibration operation completed to meet 1% accuracy

0x2 : SYSCTL_PIOSCSTAT_CRFAIL

The last calibration operation failed to meet 1% accuracy

End of enumeration elements list.

SYSCTL_PIOSCSTAT_DT : Default Trim Value
bits : 16 - 38 (23 bit)


SYSCTLPLLFREQ0

PLL Frequency 0
address_offset : 0x160 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPLLFREQ0 SYSCTLPLLFREQ0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PLLFREQ0_MINT SYSCTL_PLLFREQ0_MFRAC

SYSCTL_PLLFREQ0_MINT : PLL M Integer Value
bits : 0 - 9 (10 bit)

SYSCTL_PLLFREQ0_MFRAC : PLL M Fractional Value
bits : 10 - 29 (20 bit)


PLLFREQ0

PLL Frequency 0
address_offset : 0x160 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PLLFREQ0 PLLFREQ0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PLLFREQ0_MINT SYSCTL_PLLFREQ0_MFRAC

SYSCTL_PLLFREQ0_MINT : PLL M Integer Value
bits : 0 - 9 (10 bit)

SYSCTL_PLLFREQ0_MFRAC : PLL M Fractional Value
bits : 10 - 29 (20 bit)


SYSCTLPLLFREQ1

PLL Frequency
address_offset : 0x164 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPLLFREQ1 SYSCTLPLLFREQ1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PLLFREQ1_N SYSCTL_PLLFREQ1_Q

SYSCTL_PLLFREQ1_N : PLL N Value
bits : 0 - 4 (5 bit)

SYSCTL_PLLFREQ1_Q : PLL Q Value
bits : 8 - 20 (13 bit)


PLLFREQ1

PLL Frequency
address_offset : 0x164 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PLLFREQ1 PLLFREQ1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PLLFREQ1_N SYSCTL_PLLFREQ1_Q

SYSCTL_PLLFREQ1_N : PLL N Value
bits : 0 - 4 (5 bit)

SYSCTL_PLLFREQ1_Q : PLL Q Value
bits : 8 - 20 (13 bit)


SYSCTLPLLSTAT

PLL Status
address_offset : 0x168 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPLLSTAT SYSCTLPLLSTAT read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PLLSTAT_LOCK

SYSCTL_PLLSTAT_LOCK : PLL Lock
bits : 0 - 0 (1 bit)


PLLSTAT

PLL Status
address_offset : 0x168 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PLLSTAT PLLSTAT read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PLLSTAT_LOCK

SYSCTL_PLLSTAT_LOCK : PLL Lock
bits : 0 - 0 (1 bit)


SYSCTLDC3

Device Capabilities 3
address_offset : 0x18 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDC3 SYSCTLDC3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DC3_PWM0 SYSCTL_DC3_PWM1 SYSCTL_DC3_PWM2 SYSCTL_DC3_PWM3 SYSCTL_DC3_PWM4 SYSCTL_DC3_PWM5 SYSCTL_DC3_C0MINUS SYSCTL_DC3_C0PLUS SYSCTL_DC3_C0O SYSCTL_DC3_C1MINUS SYSCTL_DC3_C1PLUS SYSCTL_DC3_C1O SYSCTL_DC3_C2MINUS SYSCTL_DC3_C2PLUS SYSCTL_DC3_C2O SYSCTL_DC3_PWMFAULT SYSCTL_DC3_ADC0AIN0 SYSCTL_DC3_ADC0AIN1 SYSCTL_DC3_ADC0AIN2 SYSCTL_DC3_ADC0AIN3 SYSCTL_DC3_ADC0AIN4 SYSCTL_DC3_ADC0AIN5 SYSCTL_DC3_ADC0AIN6 SYSCTL_DC3_ADC0AIN7 SYSCTL_DC3_CCP0 SYSCTL_DC3_CCP1 SYSCTL_DC3_CCP2 SYSCTL_DC3_CCP3 SYSCTL_DC3_CCP4 SYSCTL_DC3_CCP5 SYSCTL_DC3_32KHZ

SYSCTL_DC3_PWM0 : PWM0 Pin Present
bits : 0 - 0 (1 bit)

SYSCTL_DC3_PWM1 : PWM1 Pin Present
bits : 1 - 2 (2 bit)

SYSCTL_DC3_PWM2 : PWM2 Pin Present
bits : 2 - 4 (3 bit)

SYSCTL_DC3_PWM3 : PWM3 Pin Present
bits : 3 - 6 (4 bit)

SYSCTL_DC3_PWM4 : PWM4 Pin Present
bits : 4 - 8 (5 bit)

SYSCTL_DC3_PWM5 : PWM5 Pin Present
bits : 5 - 10 (6 bit)

SYSCTL_DC3_C0MINUS : C0- Pin Present
bits : 6 - 12 (7 bit)

SYSCTL_DC3_C0PLUS : C0+ Pin Present
bits : 7 - 14 (8 bit)

SYSCTL_DC3_C0O : C0o Pin Present
bits : 8 - 16 (9 bit)

SYSCTL_DC3_C1MINUS : C1- Pin Present
bits : 9 - 18 (10 bit)

SYSCTL_DC3_C1PLUS : C1+ Pin Present
bits : 10 - 20 (11 bit)

SYSCTL_DC3_C1O : C1o Pin Present
bits : 11 - 22 (12 bit)

SYSCTL_DC3_C2MINUS : C2- Pin Present
bits : 12 - 24 (13 bit)

SYSCTL_DC3_C2PLUS : C2+ Pin Present
bits : 13 - 26 (14 bit)

SYSCTL_DC3_C2O : C2o Pin Present
bits : 14 - 28 (15 bit)

SYSCTL_DC3_PWMFAULT : PWM Fault Pin Present
bits : 15 - 30 (16 bit)

SYSCTL_DC3_ADC0AIN0 : ADC Module 0 AIN0 Pin Present
bits : 16 - 32 (17 bit)

SYSCTL_DC3_ADC0AIN1 : ADC Module 0 AIN1 Pin Present
bits : 17 - 34 (18 bit)

SYSCTL_DC3_ADC0AIN2 : ADC Module 0 AIN2 Pin Present
bits : 18 - 36 (19 bit)

SYSCTL_DC3_ADC0AIN3 : ADC Module 0 AIN3 Pin Present
bits : 19 - 38 (20 bit)

SYSCTL_DC3_ADC0AIN4 : ADC Module 0 AIN4 Pin Present
bits : 20 - 40 (21 bit)

SYSCTL_DC3_ADC0AIN5 : ADC Module 0 AIN5 Pin Present
bits : 21 - 42 (22 bit)

SYSCTL_DC3_ADC0AIN6 : ADC Module 0 AIN6 Pin Present
bits : 22 - 44 (23 bit)

SYSCTL_DC3_ADC0AIN7 : ADC Module 0 AIN7 Pin Present
bits : 23 - 46 (24 bit)

SYSCTL_DC3_CCP0 : CCP0 Pin Present
bits : 24 - 48 (25 bit)

SYSCTL_DC3_CCP1 : CCP1 Pin Present
bits : 25 - 50 (26 bit)

SYSCTL_DC3_CCP2 : CCP2 Pin Present
bits : 26 - 52 (27 bit)

SYSCTL_DC3_CCP3 : CCP3 Pin Present
bits : 27 - 54 (28 bit)

SYSCTL_DC3_CCP4 : CCP4 Pin Present
bits : 28 - 56 (29 bit)

SYSCTL_DC3_CCP5 : CCP5 Pin Present
bits : 29 - 58 (30 bit)

SYSCTL_DC3_32KHZ : 32KHz Input Clock Available
bits : 31 - 62 (32 bit)


DC3

Device Capabilities 3
address_offset : 0x18 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DC3 DC3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DC3_PWM0 SYSCTL_DC3_PWM1 SYSCTL_DC3_PWM2 SYSCTL_DC3_PWM3 SYSCTL_DC3_PWM4 SYSCTL_DC3_PWM5 SYSCTL_DC3_C0MINUS SYSCTL_DC3_C0PLUS SYSCTL_DC3_C0O SYSCTL_DC3_C1MINUS SYSCTL_DC3_C1PLUS SYSCTL_DC3_C1O SYSCTL_DC3_C2MINUS SYSCTL_DC3_C2PLUS SYSCTL_DC3_C2O SYSCTL_DC3_PWMFAULT SYSCTL_DC3_ADC0AIN0 SYSCTL_DC3_ADC0AIN1 SYSCTL_DC3_ADC0AIN2 SYSCTL_DC3_ADC0AIN3 SYSCTL_DC3_ADC0AIN4 SYSCTL_DC3_ADC0AIN5 SYSCTL_DC3_ADC0AIN6 SYSCTL_DC3_ADC0AIN7 SYSCTL_DC3_CCP0 SYSCTL_DC3_CCP1 SYSCTL_DC3_CCP2 SYSCTL_DC3_CCP3 SYSCTL_DC3_CCP4 SYSCTL_DC3_CCP5 SYSCTL_DC3_32KHZ

SYSCTL_DC3_PWM0 : PWM0 Pin Present
bits : 0 - 0 (1 bit)

SYSCTL_DC3_PWM1 : PWM1 Pin Present
bits : 1 - 2 (2 bit)

SYSCTL_DC3_PWM2 : PWM2 Pin Present
bits : 2 - 4 (3 bit)

SYSCTL_DC3_PWM3 : PWM3 Pin Present
bits : 3 - 6 (4 bit)

SYSCTL_DC3_PWM4 : PWM4 Pin Present
bits : 4 - 8 (5 bit)

SYSCTL_DC3_PWM5 : PWM5 Pin Present
bits : 5 - 10 (6 bit)

SYSCTL_DC3_C0MINUS : C0- Pin Present
bits : 6 - 12 (7 bit)

SYSCTL_DC3_C0PLUS : C0+ Pin Present
bits : 7 - 14 (8 bit)

SYSCTL_DC3_C0O : C0o Pin Present
bits : 8 - 16 (9 bit)

SYSCTL_DC3_C1MINUS : C1- Pin Present
bits : 9 - 18 (10 bit)

SYSCTL_DC3_C1PLUS : C1+ Pin Present
bits : 10 - 20 (11 bit)

SYSCTL_DC3_C1O : C1o Pin Present
bits : 11 - 22 (12 bit)

SYSCTL_DC3_C2MINUS : C2- Pin Present
bits : 12 - 24 (13 bit)

SYSCTL_DC3_C2PLUS : C2+ Pin Present
bits : 13 - 26 (14 bit)

SYSCTL_DC3_C2O : C2o Pin Present
bits : 14 - 28 (15 bit)

SYSCTL_DC3_PWMFAULT : PWM Fault Pin Present
bits : 15 - 30 (16 bit)

SYSCTL_DC3_ADC0AIN0 : ADC Module 0 AIN0 Pin Present
bits : 16 - 32 (17 bit)

SYSCTL_DC3_ADC0AIN1 : ADC Module 0 AIN1 Pin Present
bits : 17 - 34 (18 bit)

SYSCTL_DC3_ADC0AIN2 : ADC Module 0 AIN2 Pin Present
bits : 18 - 36 (19 bit)

SYSCTL_DC3_ADC0AIN3 : ADC Module 0 AIN3 Pin Present
bits : 19 - 38 (20 bit)

SYSCTL_DC3_ADC0AIN4 : ADC Module 0 AIN4 Pin Present
bits : 20 - 40 (21 bit)

SYSCTL_DC3_ADC0AIN5 : ADC Module 0 AIN5 Pin Present
bits : 21 - 42 (22 bit)

SYSCTL_DC3_ADC0AIN6 : ADC Module 0 AIN6 Pin Present
bits : 22 - 44 (23 bit)

SYSCTL_DC3_ADC0AIN7 : ADC Module 0 AIN7 Pin Present
bits : 23 - 46 (24 bit)

SYSCTL_DC3_CCP0 : CCP0 Pin Present
bits : 24 - 48 (25 bit)

SYSCTL_DC3_CCP1 : CCP1 Pin Present
bits : 25 - 50 (26 bit)

SYSCTL_DC3_CCP2 : CCP2 Pin Present
bits : 26 - 52 (27 bit)

SYSCTL_DC3_CCP3 : CCP3 Pin Present
bits : 27 - 54 (28 bit)

SYSCTL_DC3_CCP4 : CCP4 Pin Present
bits : 28 - 56 (29 bit)

SYSCTL_DC3_CCP5 : CCP5 Pin Present
bits : 29 - 58 (30 bit)

SYSCTL_DC3_32KHZ : 32KHz Input Clock Available
bits : 31 - 62 (32 bit)


SYSCTLDC9

Device Capabilities 9 ADC Digital Comparators
address_offset : 0x190 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDC9 SYSCTLDC9 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DC9_ADC0DC0 SYSCTL_DC9_ADC0DC1 SYSCTL_DC9_ADC0DC2 SYSCTL_DC9_ADC0DC3 SYSCTL_DC9_ADC0DC4 SYSCTL_DC9_ADC0DC5 SYSCTL_DC9_ADC0DC6 SYSCTL_DC9_ADC0DC7 SYSCTL_DC9_ADC1DC0 SYSCTL_DC9_ADC1DC1 SYSCTL_DC9_ADC1DC2 SYSCTL_DC9_ADC1DC3 SYSCTL_DC9_ADC1DC4 SYSCTL_DC9_ADC1DC5 SYSCTL_DC9_ADC1DC6 SYSCTL_DC9_ADC1DC7

SYSCTL_DC9_ADC0DC0 : ADC0 DC0 Present
bits : 0 - 0 (1 bit)

SYSCTL_DC9_ADC0DC1 : ADC0 DC1 Present
bits : 1 - 2 (2 bit)

SYSCTL_DC9_ADC0DC2 : ADC0 DC2 Present
bits : 2 - 4 (3 bit)

SYSCTL_DC9_ADC0DC3 : ADC0 DC3 Present
bits : 3 - 6 (4 bit)

SYSCTL_DC9_ADC0DC4 : ADC0 DC4 Present
bits : 4 - 8 (5 bit)

SYSCTL_DC9_ADC0DC5 : ADC0 DC5 Present
bits : 5 - 10 (6 bit)

SYSCTL_DC9_ADC0DC6 : ADC0 DC6 Present
bits : 6 - 12 (7 bit)

SYSCTL_DC9_ADC0DC7 : ADC0 DC7 Present
bits : 7 - 14 (8 bit)

SYSCTL_DC9_ADC1DC0 : ADC1 DC0 Present
bits : 16 - 32 (17 bit)

SYSCTL_DC9_ADC1DC1 : ADC1 DC1 Present
bits : 17 - 34 (18 bit)

SYSCTL_DC9_ADC1DC2 : ADC1 DC2 Present
bits : 18 - 36 (19 bit)

SYSCTL_DC9_ADC1DC3 : ADC1 DC3 Present
bits : 19 - 38 (20 bit)

SYSCTL_DC9_ADC1DC4 : ADC1 DC4 Present
bits : 20 - 40 (21 bit)

SYSCTL_DC9_ADC1DC5 : ADC1 DC5 Present
bits : 21 - 42 (22 bit)

SYSCTL_DC9_ADC1DC6 : ADC1 DC6 Present
bits : 22 - 44 (23 bit)

SYSCTL_DC9_ADC1DC7 : ADC1 DC7 Present
bits : 23 - 46 (24 bit)


DC9

Device Capabilities 9 ADC Digital Comparators
address_offset : 0x190 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DC9 DC9 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DC9_ADC0DC0 SYSCTL_DC9_ADC0DC1 SYSCTL_DC9_ADC0DC2 SYSCTL_DC9_ADC0DC3 SYSCTL_DC9_ADC0DC4 SYSCTL_DC9_ADC0DC5 SYSCTL_DC9_ADC0DC6 SYSCTL_DC9_ADC0DC7 SYSCTL_DC9_ADC1DC0 SYSCTL_DC9_ADC1DC1 SYSCTL_DC9_ADC1DC2 SYSCTL_DC9_ADC1DC3 SYSCTL_DC9_ADC1DC4 SYSCTL_DC9_ADC1DC5 SYSCTL_DC9_ADC1DC6 SYSCTL_DC9_ADC1DC7

SYSCTL_DC9_ADC0DC0 : ADC0 DC0 Present
bits : 0 - 0 (1 bit)

SYSCTL_DC9_ADC0DC1 : ADC0 DC1 Present
bits : 1 - 2 (2 bit)

SYSCTL_DC9_ADC0DC2 : ADC0 DC2 Present
bits : 2 - 4 (3 bit)

SYSCTL_DC9_ADC0DC3 : ADC0 DC3 Present
bits : 3 - 6 (4 bit)

SYSCTL_DC9_ADC0DC4 : ADC0 DC4 Present
bits : 4 - 8 (5 bit)

SYSCTL_DC9_ADC0DC5 : ADC0 DC5 Present
bits : 5 - 10 (6 bit)

SYSCTL_DC9_ADC0DC6 : ADC0 DC6 Present
bits : 6 - 12 (7 bit)

SYSCTL_DC9_ADC0DC7 : ADC0 DC7 Present
bits : 7 - 14 (8 bit)

SYSCTL_DC9_ADC1DC0 : ADC1 DC0 Present
bits : 16 - 32 (17 bit)

SYSCTL_DC9_ADC1DC1 : ADC1 DC1 Present
bits : 17 - 34 (18 bit)

SYSCTL_DC9_ADC1DC2 : ADC1 DC2 Present
bits : 18 - 36 (19 bit)

SYSCTL_DC9_ADC1DC3 : ADC1 DC3 Present
bits : 19 - 38 (20 bit)

SYSCTL_DC9_ADC1DC4 : ADC1 DC4 Present
bits : 20 - 40 (21 bit)

SYSCTL_DC9_ADC1DC5 : ADC1 DC5 Present
bits : 21 - 42 (22 bit)

SYSCTL_DC9_ADC1DC6 : ADC1 DC6 Present
bits : 22 - 44 (23 bit)

SYSCTL_DC9_ADC1DC7 : ADC1 DC7 Present
bits : 23 - 46 (24 bit)


SYSCTLNVMSTAT

Non-Volatile Memory Information
address_offset : 0x1A0 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLNVMSTAT SYSCTLNVMSTAT read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_NVMSTAT_FWB SYSCTL_NVMSTAT_TPSW

SYSCTL_NVMSTAT_FWB : 32 Word Flash Write Buffer Active
bits : 0 - 0 (1 bit)

SYSCTL_NVMSTAT_TPSW : Third Party Software Present
bits : 4 - 8 (5 bit)


NVMSTAT

Non-Volatile Memory Information
address_offset : 0x1A0 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

NVMSTAT NVMSTAT read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_NVMSTAT_FWB SYSCTL_NVMSTAT_TPSW

SYSCTL_NVMSTAT_FWB : 32 Word Flash Write Buffer Active
bits : 0 - 0 (1 bit)

SYSCTL_NVMSTAT_TPSW : Third Party Software Present
bits : 4 - 8 (5 bit)


SYSCTLDC4

Device Capabilities 4
address_offset : 0x1C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDC4 SYSCTLDC4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DC4_GPIOA SYSCTL_DC4_GPIOB SYSCTL_DC4_GPIOC SYSCTL_DC4_GPIOD SYSCTL_DC4_GPIOE SYSCTL_DC4_GPIOF SYSCTL_DC4_GPIOG SYSCTL_DC4_GPIOH SYSCTL_DC4_GPIOJ SYSCTL_DC4_ROM SYSCTL_DC4_UDMA SYSCTL_DC4_CCP6 SYSCTL_DC4_CCP7 SYSCTL_DC4_PICAL SYSCTL_DC4_E1588 SYSCTL_DC4_EMAC0 SYSCTL_DC4_EPHY0

SYSCTL_DC4_GPIOA : GPIO Port A Present
bits : 0 - 0 (1 bit)

SYSCTL_DC4_GPIOB : GPIO Port B Present
bits : 1 - 2 (2 bit)

SYSCTL_DC4_GPIOC : GPIO Port C Present
bits : 2 - 4 (3 bit)

SYSCTL_DC4_GPIOD : GPIO Port D Present
bits : 3 - 6 (4 bit)

SYSCTL_DC4_GPIOE : GPIO Port E Present
bits : 4 - 8 (5 bit)

SYSCTL_DC4_GPIOF : GPIO Port F Present
bits : 5 - 10 (6 bit)

SYSCTL_DC4_GPIOG : GPIO Port G Present
bits : 6 - 12 (7 bit)

SYSCTL_DC4_GPIOH : GPIO Port H Present
bits : 7 - 14 (8 bit)

SYSCTL_DC4_GPIOJ : GPIO Port J Present
bits : 8 - 16 (9 bit)

SYSCTL_DC4_ROM : Internal Code ROM Present
bits : 12 - 24 (13 bit)

SYSCTL_DC4_UDMA : Micro-DMA Module Present
bits : 13 - 26 (14 bit)

SYSCTL_DC4_CCP6 : CCP6 Pin Present
bits : 14 - 28 (15 bit)

SYSCTL_DC4_CCP7 : CCP7 Pin Present
bits : 15 - 30 (16 bit)

SYSCTL_DC4_PICAL : PIOSC Calibrate
bits : 18 - 36 (19 bit)

SYSCTL_DC4_E1588 : 1588 Capable
bits : 24 - 48 (25 bit)

SYSCTL_DC4_EMAC0 : Ethernet MAC Layer 0 Present
bits : 28 - 56 (29 bit)

SYSCTL_DC4_EPHY0 : Ethernet PHY Layer 0 Present
bits : 30 - 60 (31 bit)


DC4

Device Capabilities 4
address_offset : 0x1C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DC4 DC4 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DC4_GPIOA SYSCTL_DC4_GPIOB SYSCTL_DC4_GPIOC SYSCTL_DC4_GPIOD SYSCTL_DC4_GPIOE SYSCTL_DC4_GPIOF SYSCTL_DC4_GPIOG SYSCTL_DC4_GPIOH SYSCTL_DC4_GPIOJ SYSCTL_DC4_ROM SYSCTL_DC4_UDMA SYSCTL_DC4_CCP6 SYSCTL_DC4_CCP7 SYSCTL_DC4_PICAL SYSCTL_DC4_E1588 SYSCTL_DC4_EMAC0 SYSCTL_DC4_EPHY0

SYSCTL_DC4_GPIOA : GPIO Port A Present
bits : 0 - 0 (1 bit)

SYSCTL_DC4_GPIOB : GPIO Port B Present
bits : 1 - 2 (2 bit)

SYSCTL_DC4_GPIOC : GPIO Port C Present
bits : 2 - 4 (3 bit)

SYSCTL_DC4_GPIOD : GPIO Port D Present
bits : 3 - 6 (4 bit)

SYSCTL_DC4_GPIOE : GPIO Port E Present
bits : 4 - 8 (5 bit)

SYSCTL_DC4_GPIOF : GPIO Port F Present
bits : 5 - 10 (6 bit)

SYSCTL_DC4_GPIOG : GPIO Port G Present
bits : 6 - 12 (7 bit)

SYSCTL_DC4_GPIOH : GPIO Port H Present
bits : 7 - 14 (8 bit)

SYSCTL_DC4_GPIOJ : GPIO Port J Present
bits : 8 - 16 (9 bit)

SYSCTL_DC4_ROM : Internal Code ROM Present
bits : 12 - 24 (13 bit)

SYSCTL_DC4_UDMA : Micro-DMA Module Present
bits : 13 - 26 (14 bit)

SYSCTL_DC4_CCP6 : CCP6 Pin Present
bits : 14 - 28 (15 bit)

SYSCTL_DC4_CCP7 : CCP7 Pin Present
bits : 15 - 30 (16 bit)

SYSCTL_DC4_PICAL : PIOSC Calibrate
bits : 18 - 36 (19 bit)

SYSCTL_DC4_E1588 : 1588 Capable
bits : 24 - 48 (25 bit)

SYSCTL_DC4_EMAC0 : Ethernet MAC Layer 0 Present
bits : 28 - 56 (29 bit)

SYSCTL_DC4_EPHY0 : Ethernet PHY Layer 0 Present
bits : 30 - 60 (31 bit)


SYSCTLDC5

Device Capabilities 5
address_offset : 0x20 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDC5 SYSCTLDC5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DC5_PWM0 SYSCTL_DC5_PWM1 SYSCTL_DC5_PWM2 SYSCTL_DC5_PWM3 SYSCTL_DC5_PWM4 SYSCTL_DC5_PWM5 SYSCTL_DC5_PWM6 SYSCTL_DC5_PWM7 SYSCTL_DC5_PWMESYNC SYSCTL_DC5_PWMEFLT SYSCTL_DC5_PWMFAULT0 SYSCTL_DC5_PWMFAULT1 SYSCTL_DC5_PWMFAULT2 SYSCTL_DC5_PWMFAULT3

SYSCTL_DC5_PWM0 : PWM0 Pin Present
bits : 0 - 0 (1 bit)

SYSCTL_DC5_PWM1 : PWM1 Pin Present
bits : 1 - 2 (2 bit)

SYSCTL_DC5_PWM2 : PWM2 Pin Present
bits : 2 - 4 (3 bit)

SYSCTL_DC5_PWM3 : PWM3 Pin Present
bits : 3 - 6 (4 bit)

SYSCTL_DC5_PWM4 : PWM4 Pin Present
bits : 4 - 8 (5 bit)

SYSCTL_DC5_PWM5 : PWM5 Pin Present
bits : 5 - 10 (6 bit)

SYSCTL_DC5_PWM6 : PWM6 Pin Present
bits : 6 - 12 (7 bit)

SYSCTL_DC5_PWM7 : PWM7 Pin Present
bits : 7 - 14 (8 bit)

SYSCTL_DC5_PWMESYNC : PWM Extended SYNC Active
bits : 20 - 40 (21 bit)

SYSCTL_DC5_PWMEFLT : PWM Extended Fault Active
bits : 21 - 42 (22 bit)

SYSCTL_DC5_PWMFAULT0 : PWM Fault 0 Pin Present
bits : 24 - 48 (25 bit)

SYSCTL_DC5_PWMFAULT1 : PWM Fault 1 Pin Present
bits : 25 - 50 (26 bit)

SYSCTL_DC5_PWMFAULT2 : PWM Fault 2 Pin Present
bits : 26 - 52 (27 bit)

SYSCTL_DC5_PWMFAULT3 : PWM Fault 3 Pin Present
bits : 27 - 54 (28 bit)


DC5

Device Capabilities 5
address_offset : 0x20 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DC5 DC5 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DC5_PWM0 SYSCTL_DC5_PWM1 SYSCTL_DC5_PWM2 SYSCTL_DC5_PWM3 SYSCTL_DC5_PWM4 SYSCTL_DC5_PWM5 SYSCTL_DC5_PWM6 SYSCTL_DC5_PWM7 SYSCTL_DC5_PWMESYNC SYSCTL_DC5_PWMEFLT SYSCTL_DC5_PWMFAULT0 SYSCTL_DC5_PWMFAULT1 SYSCTL_DC5_PWMFAULT2 SYSCTL_DC5_PWMFAULT3

SYSCTL_DC5_PWM0 : PWM0 Pin Present
bits : 0 - 0 (1 bit)

SYSCTL_DC5_PWM1 : PWM1 Pin Present
bits : 1 - 2 (2 bit)

SYSCTL_DC5_PWM2 : PWM2 Pin Present
bits : 2 - 4 (3 bit)

SYSCTL_DC5_PWM3 : PWM3 Pin Present
bits : 3 - 6 (4 bit)

SYSCTL_DC5_PWM4 : PWM4 Pin Present
bits : 4 - 8 (5 bit)

SYSCTL_DC5_PWM5 : PWM5 Pin Present
bits : 5 - 10 (6 bit)

SYSCTL_DC5_PWM6 : PWM6 Pin Present
bits : 6 - 12 (7 bit)

SYSCTL_DC5_PWM7 : PWM7 Pin Present
bits : 7 - 14 (8 bit)

SYSCTL_DC5_PWMESYNC : PWM Extended SYNC Active
bits : 20 - 40 (21 bit)

SYSCTL_DC5_PWMEFLT : PWM Extended Fault Active
bits : 21 - 42 (22 bit)

SYSCTL_DC5_PWMFAULT0 : PWM Fault 0 Pin Present
bits : 24 - 48 (25 bit)

SYSCTL_DC5_PWMFAULT1 : PWM Fault 1 Pin Present
bits : 25 - 50 (26 bit)

SYSCTL_DC5_PWMFAULT2 : PWM Fault 2 Pin Present
bits : 26 - 52 (27 bit)

SYSCTL_DC5_PWMFAULT3 : PWM Fault 3 Pin Present
bits : 27 - 54 (28 bit)


SYSCTLDC6

Device Capabilities 6
address_offset : 0x24 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDC6 SYSCTLDC6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DC6_USB0 SYSCTL_DC6_USB0PHY

SYSCTL_DC6_USB0 : USB Module 0 Present
bits : 0 - 1 (2 bit)

Enumeration:

0x1 : SYSCTL_DC6_USB0_DEV

USB0 is Device Only

0x2 : SYSCTL_DC6_USB0_HOSTDEV

USB is Device or Host

0x3 : SYSCTL_DC6_USB0_OTG

USB0 is OTG

End of enumeration elements list.

SYSCTL_DC6_USB0PHY : USB Module 0 PHY Present
bits : 4 - 8 (5 bit)


DC6

Device Capabilities 6
address_offset : 0x24 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DC6 DC6 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DC6_USB0 SYSCTL_DC6_USB0PHY

SYSCTL_DC6_USB0 : USB Module 0 Present
bits : 0 - 1 (2 bit)

Enumeration:

0x1 : SYSCTL_DC6_USB0_DEV

USB0 is Device Only

0x2 : SYSCTL_DC6_USB0_HOSTDEV

USB is Device or Host

0x3 : SYSCTL_DC6_USB0_OTG

USB0 is OTG

End of enumeration elements list.

SYSCTL_DC6_USB0PHY : USB Module 0 PHY Present
bits : 4 - 8 (5 bit)


SYSCTLDC7

Device Capabilities 7
address_offset : 0x28 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDC7 SYSCTLDC7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DC7_DMACH0 SYSCTL_DC7_DMACH1 SYSCTL_DC7_DMACH2 SYSCTL_DC7_DMACH3 SYSCTL_DC7_DMACH4 SYSCTL_DC7_DMACH5 SYSCTL_DC7_DMACH6 SYSCTL_DC7_DMACH7 SYSCTL_DC7_DMACH8 SYSCTL_DC7_DMACH9 SYSCTL_DC7_DMACH10 SYSCTL_DC7_DMACH11 SYSCTL_DC7_DMACH12 SYSCTL_DC7_DMACH13 SYSCTL_DC7_DMACH14 SYSCTL_DC7_DMACH15 SYSCTL_DC7_DMACH16 SYSCTL_DC7_DMACH17 SYSCTL_DC7_DMACH18 SYSCTL_DC7_DMACH19 SYSCTL_DC7_DMACH20 SYSCTL_DC7_DMACH21 SYSCTL_DC7_DMACH22 SYSCTL_DC7_DMACH23 SYSCTL_DC7_DMACH24 SYSCTL_DC7_DMACH25 SYSCTL_DC7_DMACH26 SYSCTL_DC7_DMACH27 SYSCTL_DC7_DMACH28 SYSCTL_DC7_DMACH29 SYSCTL_DC7_DMACH30

SYSCTL_DC7_DMACH0 : USB_EP1_RX / UART2_RX
bits : 0 - 0 (1 bit)

SYSCTL_DC7_DMACH1 : USB_EP1_TX / UART2_TX
bits : 1 - 2 (2 bit)

SYSCTL_DC7_DMACH2 : USB_EP2_RX / Timer3A
bits : 2 - 4 (3 bit)

SYSCTL_DC7_DMACH3 : USB_EP2_TX / Timer3B
bits : 3 - 6 (4 bit)

SYSCTL_DC7_DMACH4 : USB_EP3_RX / Timer2A
bits : 4 - 8 (5 bit)

SYSCTL_DC7_DMACH5 : USB_EP3_TX / Timer2B
bits : 5 - 10 (6 bit)

SYSCTL_DC7_DMACH6 : ETH_RX / Timer2A
bits : 6 - 12 (7 bit)

SYSCTL_DC7_DMACH7 : ETH_TX / Timer2B
bits : 7 - 14 (8 bit)

SYSCTL_DC7_DMACH8 : UART0_RX / UART1_RX
bits : 8 - 16 (9 bit)

SYSCTL_DC7_DMACH9 : UART0_TX / UART1_TX
bits : 9 - 18 (10 bit)

SYSCTL_DC7_DMACH10 : SSI0_RX / SSI1_RX
bits : 10 - 20 (11 bit)

SYSCTL_DC7_DMACH11 : SSI0_TX / SSI1_TX
bits : 11 - 22 (12 bit)

SYSCTL_DC7_DMACH12 : CAN0_RX / UART2_RX
bits : 12 - 24 (13 bit)

SYSCTL_DC7_DMACH13 : CAN0_TX / UART2_TX
bits : 13 - 26 (14 bit)

SYSCTL_DC7_DMACH14 : ADC0_SS0 / Timer2A
bits : 14 - 28 (15 bit)

SYSCTL_DC7_DMACH15 : ADC0_SS1 / Timer2B
bits : 15 - 30 (16 bit)

SYSCTL_DC7_DMACH16 : ADC0_SS2
bits : 16 - 32 (17 bit)

SYSCTL_DC7_DMACH17 : ADC0_SS3
bits : 17 - 34 (18 bit)

SYSCTL_DC7_DMACH18 : Timer0A / Timer1A
bits : 18 - 36 (19 bit)

SYSCTL_DC7_DMACH19 : Timer0B / Timer1B
bits : 19 - 38 (20 bit)

SYSCTL_DC7_DMACH20 : Timer1A / EPI0_NBRFIFO
bits : 20 - 40 (21 bit)

SYSCTL_DC7_DMACH21 : Timer1B / EPI0_WFIFO
bits : 21 - 42 (22 bit)

SYSCTL_DC7_DMACH22 : UART1_RX / CAN2_RX
bits : 22 - 44 (23 bit)

SYSCTL_DC7_DMACH23 : UART1_TX / CAN2_TX
bits : 23 - 46 (24 bit)

SYSCTL_DC7_DMACH24 : SSI1_RX / ADC1_SS0
bits : 24 - 48 (25 bit)

SYSCTL_DC7_DMACH25 : SSI1_TX / ADC1_SS1
bits : 25 - 50 (26 bit)

SYSCTL_DC7_DMACH26 : CAN1_RX / ADC1_SS2
bits : 26 - 52 (27 bit)

SYSCTL_DC7_DMACH27 : CAN1_TX / ADC1_SS3
bits : 27 - 54 (28 bit)

SYSCTL_DC7_DMACH28 : I2S0_RX / CAN1_RX
bits : 28 - 56 (29 bit)

SYSCTL_DC7_DMACH29 : I2S0_TX / CAN1_TX
bits : 29 - 58 (30 bit)

SYSCTL_DC7_DMACH30 : SW
bits : 30 - 60 (31 bit)


DC7

Device Capabilities 7
address_offset : 0x28 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DC7 DC7 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DC7_DMACH0 SYSCTL_DC7_DMACH1 SYSCTL_DC7_DMACH2 SYSCTL_DC7_DMACH3 SYSCTL_DC7_DMACH4 SYSCTL_DC7_DMACH5 SYSCTL_DC7_DMACH6 SYSCTL_DC7_DMACH7 SYSCTL_DC7_DMACH8 SYSCTL_DC7_DMACH9 SYSCTL_DC7_DMACH10 SYSCTL_DC7_DMACH11 SYSCTL_DC7_DMACH12 SYSCTL_DC7_DMACH13 SYSCTL_DC7_DMACH14 SYSCTL_DC7_DMACH15 SYSCTL_DC7_DMACH16 SYSCTL_DC7_DMACH17 SYSCTL_DC7_DMACH18 SYSCTL_DC7_DMACH19 SYSCTL_DC7_DMACH20 SYSCTL_DC7_DMACH21 SYSCTL_DC7_DMACH22 SYSCTL_DC7_DMACH23 SYSCTL_DC7_DMACH24 SYSCTL_DC7_DMACH25 SYSCTL_DC7_DMACH26 SYSCTL_DC7_DMACH27 SYSCTL_DC7_DMACH28 SYSCTL_DC7_DMACH29 SYSCTL_DC7_DMACH30

SYSCTL_DC7_DMACH0 : USB_EP1_RX / UART2_RX
bits : 0 - 0 (1 bit)

SYSCTL_DC7_DMACH1 : USB_EP1_TX / UART2_TX
bits : 1 - 2 (2 bit)

SYSCTL_DC7_DMACH2 : USB_EP2_RX / Timer3A
bits : 2 - 4 (3 bit)

SYSCTL_DC7_DMACH3 : USB_EP2_TX / Timer3B
bits : 3 - 6 (4 bit)

SYSCTL_DC7_DMACH4 : USB_EP3_RX / Timer2A
bits : 4 - 8 (5 bit)

SYSCTL_DC7_DMACH5 : USB_EP3_TX / Timer2B
bits : 5 - 10 (6 bit)

SYSCTL_DC7_DMACH6 : ETH_RX / Timer2A
bits : 6 - 12 (7 bit)

SYSCTL_DC7_DMACH7 : ETH_TX / Timer2B
bits : 7 - 14 (8 bit)

SYSCTL_DC7_DMACH8 : UART0_RX / UART1_RX
bits : 8 - 16 (9 bit)

SYSCTL_DC7_DMACH9 : UART0_TX / UART1_TX
bits : 9 - 18 (10 bit)

SYSCTL_DC7_DMACH10 : SSI0_RX / SSI1_RX
bits : 10 - 20 (11 bit)

SYSCTL_DC7_DMACH11 : SSI0_TX / SSI1_TX
bits : 11 - 22 (12 bit)

SYSCTL_DC7_DMACH12 : CAN0_RX / UART2_RX
bits : 12 - 24 (13 bit)

SYSCTL_DC7_DMACH13 : CAN0_TX / UART2_TX
bits : 13 - 26 (14 bit)

SYSCTL_DC7_DMACH14 : ADC0_SS0 / Timer2A
bits : 14 - 28 (15 bit)

SYSCTL_DC7_DMACH15 : ADC0_SS1 / Timer2B
bits : 15 - 30 (16 bit)

SYSCTL_DC7_DMACH16 : ADC0_SS2
bits : 16 - 32 (17 bit)

SYSCTL_DC7_DMACH17 : ADC0_SS3
bits : 17 - 34 (18 bit)

SYSCTL_DC7_DMACH18 : Timer0A / Timer1A
bits : 18 - 36 (19 bit)

SYSCTL_DC7_DMACH19 : Timer0B / Timer1B
bits : 19 - 38 (20 bit)

SYSCTL_DC7_DMACH20 : Timer1A / EPI0_NBRFIFO
bits : 20 - 40 (21 bit)

SYSCTL_DC7_DMACH21 : Timer1B / EPI0_WFIFO
bits : 21 - 42 (22 bit)

SYSCTL_DC7_DMACH22 : UART1_RX / CAN2_RX
bits : 22 - 44 (23 bit)

SYSCTL_DC7_DMACH23 : UART1_TX / CAN2_TX
bits : 23 - 46 (24 bit)

SYSCTL_DC7_DMACH24 : SSI1_RX / ADC1_SS0
bits : 24 - 48 (25 bit)

SYSCTL_DC7_DMACH25 : SSI1_TX / ADC1_SS1
bits : 25 - 50 (26 bit)

SYSCTL_DC7_DMACH26 : CAN1_RX / ADC1_SS2
bits : 26 - 52 (27 bit)

SYSCTL_DC7_DMACH27 : CAN1_TX / ADC1_SS3
bits : 27 - 54 (28 bit)

SYSCTL_DC7_DMACH28 : I2S0_RX / CAN1_RX
bits : 28 - 56 (29 bit)

SYSCTL_DC7_DMACH29 : I2S0_TX / CAN1_TX
bits : 29 - 58 (30 bit)

SYSCTL_DC7_DMACH30 : SW
bits : 30 - 60 (31 bit)


SYSCTLDC8

Device Capabilities 8 ADC Channels
address_offset : 0x2C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDC8 SYSCTLDC8 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DC8_ADC0AIN0 SYSCTL_DC8_ADC0AIN1 SYSCTL_DC8_ADC0AIN2 SYSCTL_DC8_ADC0AIN3 SYSCTL_DC8_ADC0AIN4 SYSCTL_DC8_ADC0AIN5 SYSCTL_DC8_ADC0AIN6 SYSCTL_DC8_ADC0AIN7 SYSCTL_DC8_ADC0AIN8 SYSCTL_DC8_ADC0AIN9 SYSCTL_DC8_ADC0AIN10 SYSCTL_DC8_ADC0AIN11 SYSCTL_DC8_ADC0AIN12 SYSCTL_DC8_ADC0AIN13 SYSCTL_DC8_ADC0AIN14 SYSCTL_DC8_ADC0AIN15 SYSCTL_DC8_ADC1AIN0 SYSCTL_DC8_ADC1AIN1 SYSCTL_DC8_ADC1AIN2 SYSCTL_DC8_ADC1AIN3 SYSCTL_DC8_ADC1AIN4 SYSCTL_DC8_ADC1AIN5 SYSCTL_DC8_ADC1AIN6 SYSCTL_DC8_ADC1AIN7 SYSCTL_DC8_ADC1AIN8 SYSCTL_DC8_ADC1AIN9 SYSCTL_DC8_ADC1AIN10 SYSCTL_DC8_ADC1AIN11 SYSCTL_DC8_ADC1AIN12 SYSCTL_DC8_ADC1AIN13 SYSCTL_DC8_ADC1AIN14 SYSCTL_DC8_ADC1AIN15

SYSCTL_DC8_ADC0AIN0 : ADC Module 0 AIN0 Pin Present
bits : 0 - 0 (1 bit)

SYSCTL_DC8_ADC0AIN1 : ADC Module 0 AIN1 Pin Present
bits : 1 - 2 (2 bit)

SYSCTL_DC8_ADC0AIN2 : ADC Module 0 AIN2 Pin Present
bits : 2 - 4 (3 bit)

SYSCTL_DC8_ADC0AIN3 : ADC Module 0 AIN3 Pin Present
bits : 3 - 6 (4 bit)

SYSCTL_DC8_ADC0AIN4 : ADC Module 0 AIN4 Pin Present
bits : 4 - 8 (5 bit)

SYSCTL_DC8_ADC0AIN5 : ADC Module 0 AIN5 Pin Present
bits : 5 - 10 (6 bit)

SYSCTL_DC8_ADC0AIN6 : ADC Module 0 AIN6 Pin Present
bits : 6 - 12 (7 bit)

SYSCTL_DC8_ADC0AIN7 : ADC Module 0 AIN7 Pin Present
bits : 7 - 14 (8 bit)

SYSCTL_DC8_ADC0AIN8 : ADC Module 0 AIN8 Pin Present
bits : 8 - 16 (9 bit)

SYSCTL_DC8_ADC0AIN9 : ADC Module 0 AIN9 Pin Present
bits : 9 - 18 (10 bit)

SYSCTL_DC8_ADC0AIN10 : ADC Module 0 AIN10 Pin Present
bits : 10 - 20 (11 bit)

SYSCTL_DC8_ADC0AIN11 : ADC Module 0 AIN11 Pin Present
bits : 11 - 22 (12 bit)

SYSCTL_DC8_ADC0AIN12 : ADC Module 0 AIN12 Pin Present
bits : 12 - 24 (13 bit)

SYSCTL_DC8_ADC0AIN13 : ADC Module 0 AIN13 Pin Present
bits : 13 - 26 (14 bit)

SYSCTL_DC8_ADC0AIN14 : ADC Module 0 AIN14 Pin Present
bits : 14 - 28 (15 bit)

SYSCTL_DC8_ADC0AIN15 : ADC Module 0 AIN15 Pin Present
bits : 15 - 30 (16 bit)

SYSCTL_DC8_ADC1AIN0 : ADC Module 1 AIN0 Pin Present
bits : 16 - 32 (17 bit)

SYSCTL_DC8_ADC1AIN1 : ADC Module 1 AIN1 Pin Present
bits : 17 - 34 (18 bit)

SYSCTL_DC8_ADC1AIN2 : ADC Module 1 AIN2 Pin Present
bits : 18 - 36 (19 bit)

SYSCTL_DC8_ADC1AIN3 : ADC Module 1 AIN3 Pin Present
bits : 19 - 38 (20 bit)

SYSCTL_DC8_ADC1AIN4 : ADC Module 1 AIN4 Pin Present
bits : 20 - 40 (21 bit)

SYSCTL_DC8_ADC1AIN5 : ADC Module 1 AIN5 Pin Present
bits : 21 - 42 (22 bit)

SYSCTL_DC8_ADC1AIN6 : ADC Module 1 AIN6 Pin Present
bits : 22 - 44 (23 bit)

SYSCTL_DC8_ADC1AIN7 : ADC Module 1 AIN7 Pin Present
bits : 23 - 46 (24 bit)

SYSCTL_DC8_ADC1AIN8 : ADC Module 1 AIN8 Pin Present
bits : 24 - 48 (25 bit)

SYSCTL_DC8_ADC1AIN9 : ADC Module 1 AIN9 Pin Present
bits : 25 - 50 (26 bit)

SYSCTL_DC8_ADC1AIN10 : ADC Module 1 AIN10 Pin Present
bits : 26 - 52 (27 bit)

SYSCTL_DC8_ADC1AIN11 : ADC Module 1 AIN11 Pin Present
bits : 27 - 54 (28 bit)

SYSCTL_DC8_ADC1AIN12 : ADC Module 1 AIN12 Pin Present
bits : 28 - 56 (29 bit)

SYSCTL_DC8_ADC1AIN13 : ADC Module 1 AIN13 Pin Present
bits : 29 - 58 (30 bit)

SYSCTL_DC8_ADC1AIN14 : ADC Module 1 AIN14 Pin Present
bits : 30 - 60 (31 bit)

SYSCTL_DC8_ADC1AIN15 : ADC Module 1 AIN15 Pin Present
bits : 31 - 62 (32 bit)


DC8

Device Capabilities 8 ADC Channels
address_offset : 0x2C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DC8 DC8 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DC8_ADC0AIN0 SYSCTL_DC8_ADC0AIN1 SYSCTL_DC8_ADC0AIN2 SYSCTL_DC8_ADC0AIN3 SYSCTL_DC8_ADC0AIN4 SYSCTL_DC8_ADC0AIN5 SYSCTL_DC8_ADC0AIN6 SYSCTL_DC8_ADC0AIN7 SYSCTL_DC8_ADC0AIN8 SYSCTL_DC8_ADC0AIN9 SYSCTL_DC8_ADC0AIN10 SYSCTL_DC8_ADC0AIN11 SYSCTL_DC8_ADC0AIN12 SYSCTL_DC8_ADC0AIN13 SYSCTL_DC8_ADC0AIN14 SYSCTL_DC8_ADC0AIN15 SYSCTL_DC8_ADC1AIN0 SYSCTL_DC8_ADC1AIN1 SYSCTL_DC8_ADC1AIN2 SYSCTL_DC8_ADC1AIN3 SYSCTL_DC8_ADC1AIN4 SYSCTL_DC8_ADC1AIN5 SYSCTL_DC8_ADC1AIN6 SYSCTL_DC8_ADC1AIN7 SYSCTL_DC8_ADC1AIN8 SYSCTL_DC8_ADC1AIN9 SYSCTL_DC8_ADC1AIN10 SYSCTL_DC8_ADC1AIN11 SYSCTL_DC8_ADC1AIN12 SYSCTL_DC8_ADC1AIN13 SYSCTL_DC8_ADC1AIN14 SYSCTL_DC8_ADC1AIN15

SYSCTL_DC8_ADC0AIN0 : ADC Module 0 AIN0 Pin Present
bits : 0 - 0 (1 bit)

SYSCTL_DC8_ADC0AIN1 : ADC Module 0 AIN1 Pin Present
bits : 1 - 2 (2 bit)

SYSCTL_DC8_ADC0AIN2 : ADC Module 0 AIN2 Pin Present
bits : 2 - 4 (3 bit)

SYSCTL_DC8_ADC0AIN3 : ADC Module 0 AIN3 Pin Present
bits : 3 - 6 (4 bit)

SYSCTL_DC8_ADC0AIN4 : ADC Module 0 AIN4 Pin Present
bits : 4 - 8 (5 bit)

SYSCTL_DC8_ADC0AIN5 : ADC Module 0 AIN5 Pin Present
bits : 5 - 10 (6 bit)

SYSCTL_DC8_ADC0AIN6 : ADC Module 0 AIN6 Pin Present
bits : 6 - 12 (7 bit)

SYSCTL_DC8_ADC0AIN7 : ADC Module 0 AIN7 Pin Present
bits : 7 - 14 (8 bit)

SYSCTL_DC8_ADC0AIN8 : ADC Module 0 AIN8 Pin Present
bits : 8 - 16 (9 bit)

SYSCTL_DC8_ADC0AIN9 : ADC Module 0 AIN9 Pin Present
bits : 9 - 18 (10 bit)

SYSCTL_DC8_ADC0AIN10 : ADC Module 0 AIN10 Pin Present
bits : 10 - 20 (11 bit)

SYSCTL_DC8_ADC0AIN11 : ADC Module 0 AIN11 Pin Present
bits : 11 - 22 (12 bit)

SYSCTL_DC8_ADC0AIN12 : ADC Module 0 AIN12 Pin Present
bits : 12 - 24 (13 bit)

SYSCTL_DC8_ADC0AIN13 : ADC Module 0 AIN13 Pin Present
bits : 13 - 26 (14 bit)

SYSCTL_DC8_ADC0AIN14 : ADC Module 0 AIN14 Pin Present
bits : 14 - 28 (15 bit)

SYSCTL_DC8_ADC0AIN15 : ADC Module 0 AIN15 Pin Present
bits : 15 - 30 (16 bit)

SYSCTL_DC8_ADC1AIN0 : ADC Module 1 AIN0 Pin Present
bits : 16 - 32 (17 bit)

SYSCTL_DC8_ADC1AIN1 : ADC Module 1 AIN1 Pin Present
bits : 17 - 34 (18 bit)

SYSCTL_DC8_ADC1AIN2 : ADC Module 1 AIN2 Pin Present
bits : 18 - 36 (19 bit)

SYSCTL_DC8_ADC1AIN3 : ADC Module 1 AIN3 Pin Present
bits : 19 - 38 (20 bit)

SYSCTL_DC8_ADC1AIN4 : ADC Module 1 AIN4 Pin Present
bits : 20 - 40 (21 bit)

SYSCTL_DC8_ADC1AIN5 : ADC Module 1 AIN5 Pin Present
bits : 21 - 42 (22 bit)

SYSCTL_DC8_ADC1AIN6 : ADC Module 1 AIN6 Pin Present
bits : 22 - 44 (23 bit)

SYSCTL_DC8_ADC1AIN7 : ADC Module 1 AIN7 Pin Present
bits : 23 - 46 (24 bit)

SYSCTL_DC8_ADC1AIN8 : ADC Module 1 AIN8 Pin Present
bits : 24 - 48 (25 bit)

SYSCTL_DC8_ADC1AIN9 : ADC Module 1 AIN9 Pin Present
bits : 25 - 50 (26 bit)

SYSCTL_DC8_ADC1AIN10 : ADC Module 1 AIN10 Pin Present
bits : 26 - 52 (27 bit)

SYSCTL_DC8_ADC1AIN11 : ADC Module 1 AIN11 Pin Present
bits : 27 - 54 (28 bit)

SYSCTL_DC8_ADC1AIN12 : ADC Module 1 AIN12 Pin Present
bits : 28 - 56 (29 bit)

SYSCTL_DC8_ADC1AIN13 : ADC Module 1 AIN13 Pin Present
bits : 29 - 58 (30 bit)

SYSCTL_DC8_ADC1AIN14 : ADC Module 1 AIN14 Pin Present
bits : 30 - 60 (31 bit)

SYSCTL_DC8_ADC1AIN15 : ADC Module 1 AIN15 Pin Present
bits : 31 - 62 (32 bit)


SYSCTLPBORCTL

Brown-Out Reset Control
address_offset : 0x30 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPBORCTL SYSCTLPBORCTL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PBORCTL_BORIOR

SYSCTL_PBORCTL_BORIOR : BOR Interrupt or Reset
bits : 1 - 2 (2 bit)


PBORCTL

Brown-Out Reset Control
address_offset : 0x30 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PBORCTL PBORCTL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PBORCTL_BORIOR

SYSCTL_PBORCTL_BORIOR : BOR Interrupt or Reset
bits : 1 - 2 (2 bit)


SYSCTLPPWD

Watchdog Timer Peripheral Present
address_offset : 0x300 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPPWD SYSCTLPPWD read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPWD_P0 SYSCTL_PPWD_P1

SYSCTL_PPWD_P0 : Watchdog Timer 0 Present
bits : 0 - 0 (1 bit)

SYSCTL_PPWD_P1 : Watchdog Timer 1 Present
bits : 1 - 2 (2 bit)


PPWD

Watchdog Timer Peripheral Present
address_offset : 0x300 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PPWD PPWD read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPWD_P0 SYSCTL_PPWD_P1

SYSCTL_PPWD_P0 : Watchdog Timer 0 Present
bits : 0 - 0 (1 bit)

SYSCTL_PPWD_P1 : Watchdog Timer 1 Present
bits : 1 - 2 (2 bit)


SYSCTLPPTIMER

Timer Peripheral Present
address_offset : 0x304 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPPTIMER SYSCTLPPTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPTIMER_P0 SYSCTL_PPTIMER_P1 SYSCTL_PPTIMER_P2 SYSCTL_PPTIMER_P3 SYSCTL_PPTIMER_P4 SYSCTL_PPTIMER_P5

SYSCTL_PPTIMER_P0 : Timer 0 Present
bits : 0 - 0 (1 bit)

SYSCTL_PPTIMER_P1 : Timer 1 Present
bits : 1 - 2 (2 bit)

SYSCTL_PPTIMER_P2 : Timer 2 Present
bits : 2 - 4 (3 bit)

SYSCTL_PPTIMER_P3 : Timer 3 Present
bits : 3 - 6 (4 bit)

SYSCTL_PPTIMER_P4 : Timer 4 Present
bits : 4 - 8 (5 bit)

SYSCTL_PPTIMER_P5 : Timer 5 Present
bits : 5 - 10 (6 bit)


PPTIMER

Timer Peripheral Present
address_offset : 0x304 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PPTIMER PPTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPTIMER_P0 SYSCTL_PPTIMER_P1 SYSCTL_PPTIMER_P2 SYSCTL_PPTIMER_P3 SYSCTL_PPTIMER_P4 SYSCTL_PPTIMER_P5

SYSCTL_PPTIMER_P0 : Timer 0 Present
bits : 0 - 0 (1 bit)

SYSCTL_PPTIMER_P1 : Timer 1 Present
bits : 1 - 2 (2 bit)

SYSCTL_PPTIMER_P2 : Timer 2 Present
bits : 2 - 4 (3 bit)

SYSCTL_PPTIMER_P3 : Timer 3 Present
bits : 3 - 6 (4 bit)

SYSCTL_PPTIMER_P4 : Timer 4 Present
bits : 4 - 8 (5 bit)

SYSCTL_PPTIMER_P5 : Timer 5 Present
bits : 5 - 10 (6 bit)


SYSCTLPPGPIO

General-Purpose Input/Output Peripheral Present
address_offset : 0x308 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPPGPIO SYSCTLPPGPIO read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPGPIO_P0 SYSCTL_PPGPIO_P1 SYSCTL_PPGPIO_P2 SYSCTL_PPGPIO_P3 SYSCTL_PPGPIO_P4 SYSCTL_PPGPIO_P5 SYSCTL_PPGPIO_P6 SYSCTL_PPGPIO_P7 SYSCTL_PPGPIO_P8 SYSCTL_PPGPIO_P9 SYSCTL_PPGPIO_P10 SYSCTL_PPGPIO_P11 SYSCTL_PPGPIO_P12 SYSCTL_PPGPIO_P13 SYSCTL_PPGPIO_P14

SYSCTL_PPGPIO_P0 : GPIO Port A Present
bits : 0 - 0 (1 bit)

SYSCTL_PPGPIO_P1 : GPIO Port B Present
bits : 1 - 2 (2 bit)

SYSCTL_PPGPIO_P2 : GPIO Port C Present
bits : 2 - 4 (3 bit)

SYSCTL_PPGPIO_P3 : GPIO Port D Present
bits : 3 - 6 (4 bit)

SYSCTL_PPGPIO_P4 : GPIO Port E Present
bits : 4 - 8 (5 bit)

SYSCTL_PPGPIO_P5 : GPIO Port F Present
bits : 5 - 10 (6 bit)

SYSCTL_PPGPIO_P6 : GPIO Port G Present
bits : 6 - 12 (7 bit)

SYSCTL_PPGPIO_P7 : GPIO Port H Present
bits : 7 - 14 (8 bit)

SYSCTL_PPGPIO_P8 : GPIO Port J Present
bits : 8 - 16 (9 bit)

SYSCTL_PPGPIO_P9 : GPIO Port K Present
bits : 9 - 18 (10 bit)

SYSCTL_PPGPIO_P10 : GPIO Port L Present
bits : 10 - 20 (11 bit)

SYSCTL_PPGPIO_P11 : GPIO Port M Present
bits : 11 - 22 (12 bit)

SYSCTL_PPGPIO_P12 : GPIO Port N Present
bits : 12 - 24 (13 bit)

SYSCTL_PPGPIO_P13 : GPIO Port P Present
bits : 13 - 26 (14 bit)

SYSCTL_PPGPIO_P14 : GPIO Port Q Present
bits : 14 - 28 (15 bit)


PPGPIO

General-Purpose Input/Output Peripheral Present
address_offset : 0x308 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PPGPIO PPGPIO read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPGPIO_P0 SYSCTL_PPGPIO_P1 SYSCTL_PPGPIO_P2 SYSCTL_PPGPIO_P3 SYSCTL_PPGPIO_P4 SYSCTL_PPGPIO_P5 SYSCTL_PPGPIO_P6 SYSCTL_PPGPIO_P7 SYSCTL_PPGPIO_P8 SYSCTL_PPGPIO_P9 SYSCTL_PPGPIO_P10 SYSCTL_PPGPIO_P11 SYSCTL_PPGPIO_P12 SYSCTL_PPGPIO_P13 SYSCTL_PPGPIO_P14

SYSCTL_PPGPIO_P0 : GPIO Port A Present
bits : 0 - 0 (1 bit)

SYSCTL_PPGPIO_P1 : GPIO Port B Present
bits : 1 - 2 (2 bit)

SYSCTL_PPGPIO_P2 : GPIO Port C Present
bits : 2 - 4 (3 bit)

SYSCTL_PPGPIO_P3 : GPIO Port D Present
bits : 3 - 6 (4 bit)

SYSCTL_PPGPIO_P4 : GPIO Port E Present
bits : 4 - 8 (5 bit)

SYSCTL_PPGPIO_P5 : GPIO Port F Present
bits : 5 - 10 (6 bit)

SYSCTL_PPGPIO_P6 : GPIO Port G Present
bits : 6 - 12 (7 bit)

SYSCTL_PPGPIO_P7 : GPIO Port H Present
bits : 7 - 14 (8 bit)

SYSCTL_PPGPIO_P8 : GPIO Port J Present
bits : 8 - 16 (9 bit)

SYSCTL_PPGPIO_P9 : GPIO Port K Present
bits : 9 - 18 (10 bit)

SYSCTL_PPGPIO_P10 : GPIO Port L Present
bits : 10 - 20 (11 bit)

SYSCTL_PPGPIO_P11 : GPIO Port M Present
bits : 11 - 22 (12 bit)

SYSCTL_PPGPIO_P12 : GPIO Port N Present
bits : 12 - 24 (13 bit)

SYSCTL_PPGPIO_P13 : GPIO Port P Present
bits : 13 - 26 (14 bit)

SYSCTL_PPGPIO_P14 : GPIO Port Q Present
bits : 14 - 28 (15 bit)


SYSCTLPPDMA

Micro Direct Memory Access Peripheral Present
address_offset : 0x30C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPPDMA SYSCTLPPDMA read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPDMA_P0

SYSCTL_PPDMA_P0 : uDMA Module Present
bits : 0 - 0 (1 bit)


PPDMA

Micro Direct Memory Access Peripheral Present
address_offset : 0x30C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PPDMA PPDMA read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPDMA_P0

SYSCTL_PPDMA_P0 : uDMA Module Present
bits : 0 - 0 (1 bit)


SYSCTLPPEPI

External Peripheral Interface Peripheral Present
address_offset : 0x310 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPPEPI SYSCTLPPEPI read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPEPI_P0

SYSCTL_PPEPI_P0 : EPI Module Present
bits : 0 - 0 (1 bit)


PPEPI

External Peripheral Interface Peripheral Present
address_offset : 0x310 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PPEPI PPEPI read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPEPI_P0

SYSCTL_PPEPI_P0 : EPI Module Present
bits : 0 - 0 (1 bit)


SYSCTLPPHIB

Hibernation Peripheral Present
address_offset : 0x314 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPPHIB SYSCTLPPHIB read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPHIB_P0

SYSCTL_PPHIB_P0 : Hibernation Module Present
bits : 0 - 0 (1 bit)


PPHIB

Hibernation Peripheral Present
address_offset : 0x314 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PPHIB PPHIB read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPHIB_P0

SYSCTL_PPHIB_P0 : Hibernation Module Present
bits : 0 - 0 (1 bit)


SYSCTLPPUART

Universal Asynchronous Receiver/Transmitter Peripheral Present
address_offset : 0x318 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPPUART SYSCTLPPUART read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPUART_P0 SYSCTL_PPUART_P1 SYSCTL_PPUART_P2 SYSCTL_PPUART_P3 SYSCTL_PPUART_P4 SYSCTL_PPUART_P5 SYSCTL_PPUART_P6 SYSCTL_PPUART_P7

SYSCTL_PPUART_P0 : UART Module 0 Present
bits : 0 - 0 (1 bit)

SYSCTL_PPUART_P1 : UART Module 1 Present
bits : 1 - 2 (2 bit)

SYSCTL_PPUART_P2 : UART Module 2 Present
bits : 2 - 4 (3 bit)

SYSCTL_PPUART_P3 : UART Module 3 Present
bits : 3 - 6 (4 bit)

SYSCTL_PPUART_P4 : UART Module 4 Present
bits : 4 - 8 (5 bit)

SYSCTL_PPUART_P5 : UART Module 5 Present
bits : 5 - 10 (6 bit)

SYSCTL_PPUART_P6 : UART Module 6 Present
bits : 6 - 12 (7 bit)

SYSCTL_PPUART_P7 : UART Module 7 Present
bits : 7 - 14 (8 bit)


PPUART

Universal Asynchronous Receiver/Transmitter Peripheral Present
address_offset : 0x318 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PPUART PPUART read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPUART_P0 SYSCTL_PPUART_P1 SYSCTL_PPUART_P2 SYSCTL_PPUART_P3 SYSCTL_PPUART_P4 SYSCTL_PPUART_P5 SYSCTL_PPUART_P6 SYSCTL_PPUART_P7

SYSCTL_PPUART_P0 : UART Module 0 Present
bits : 0 - 0 (1 bit)

SYSCTL_PPUART_P1 : UART Module 1 Present
bits : 1 - 2 (2 bit)

SYSCTL_PPUART_P2 : UART Module 2 Present
bits : 2 - 4 (3 bit)

SYSCTL_PPUART_P3 : UART Module 3 Present
bits : 3 - 6 (4 bit)

SYSCTL_PPUART_P4 : UART Module 4 Present
bits : 4 - 8 (5 bit)

SYSCTL_PPUART_P5 : UART Module 5 Present
bits : 5 - 10 (6 bit)

SYSCTL_PPUART_P6 : UART Module 6 Present
bits : 6 - 12 (7 bit)

SYSCTL_PPUART_P7 : UART Module 7 Present
bits : 7 - 14 (8 bit)


SYSCTLPPSSI

Synchronous Serial Interface Peripheral Present
address_offset : 0x31C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPPSSI SYSCTLPPSSI read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPSSI_P0 SYSCTL_PPSSI_P1 SYSCTL_PPSSI_P2 SYSCTL_PPSSI_P3

SYSCTL_PPSSI_P0 : SSI Module 0 Present
bits : 0 - 0 (1 bit)

SYSCTL_PPSSI_P1 : SSI Module 1 Present
bits : 1 - 2 (2 bit)

SYSCTL_PPSSI_P2 : SSI Module 2 Present
bits : 2 - 4 (3 bit)

SYSCTL_PPSSI_P3 : SSI Module 3 Present
bits : 3 - 6 (4 bit)


PPSSI

Synchronous Serial Interface Peripheral Present
address_offset : 0x31C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PPSSI PPSSI read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPSSI_P0 SYSCTL_PPSSI_P1 SYSCTL_PPSSI_P2 SYSCTL_PPSSI_P3

SYSCTL_PPSSI_P0 : SSI Module 0 Present
bits : 0 - 0 (1 bit)

SYSCTL_PPSSI_P1 : SSI Module 1 Present
bits : 1 - 2 (2 bit)

SYSCTL_PPSSI_P2 : SSI Module 2 Present
bits : 2 - 4 (3 bit)

SYSCTL_PPSSI_P3 : SSI Module 3 Present
bits : 3 - 6 (4 bit)


SYSCTLPPI2C

Inter-Integrated Circuit Peripheral Present
address_offset : 0x320 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPPI2C SYSCTLPPI2C read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPI2C_P0 SYSCTL_PPI2C_P1 SYSCTL_PPI2C_P2 SYSCTL_PPI2C_P3 SYSCTL_PPI2C_P4 SYSCTL_PPI2C_P5

SYSCTL_PPI2C_P0 : I2C Module 0 Present
bits : 0 - 0 (1 bit)

SYSCTL_PPI2C_P1 : I2C Module 1 Present
bits : 1 - 2 (2 bit)

SYSCTL_PPI2C_P2 : I2C Module 2 Present
bits : 2 - 4 (3 bit)

SYSCTL_PPI2C_P3 : I2C Module 3 Present
bits : 3 - 6 (4 bit)

SYSCTL_PPI2C_P4 : I2C Module 4 Present
bits : 4 - 8 (5 bit)

SYSCTL_PPI2C_P5 : I2C Module 5 Present
bits : 5 - 10 (6 bit)


PPI2C

Inter-Integrated Circuit Peripheral Present
address_offset : 0x320 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PPI2C PPI2C read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPI2C_P0 SYSCTL_PPI2C_P1 SYSCTL_PPI2C_P2 SYSCTL_PPI2C_P3 SYSCTL_PPI2C_P4 SYSCTL_PPI2C_P5

SYSCTL_PPI2C_P0 : I2C Module 0 Present
bits : 0 - 0 (1 bit)

SYSCTL_PPI2C_P1 : I2C Module 1 Present
bits : 1 - 2 (2 bit)

SYSCTL_PPI2C_P2 : I2C Module 2 Present
bits : 2 - 4 (3 bit)

SYSCTL_PPI2C_P3 : I2C Module 3 Present
bits : 3 - 6 (4 bit)

SYSCTL_PPI2C_P4 : I2C Module 4 Present
bits : 4 - 8 (5 bit)

SYSCTL_PPI2C_P5 : I2C Module 5 Present
bits : 5 - 10 (6 bit)


SYSCTLPPI2S

Inter-Integrated Circuit Sound Peripheral Present
address_offset : 0x324 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPPI2S SYSCTLPPI2S read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPI2S_P0

SYSCTL_PPI2S_P0 : I2S Module Present
bits : 0 - 0 (1 bit)


PPI2S

Inter-Integrated Circuit Sound Peripheral Present
address_offset : 0x324 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PPI2S PPI2S read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPI2S_P0

SYSCTL_PPI2S_P0 : I2S Module Present
bits : 0 - 0 (1 bit)


SYSCTLPPUSB

Universal Serial Bus Peripheral Present
address_offset : 0x328 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPPUSB SYSCTLPPUSB read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPUSB_P0

SYSCTL_PPUSB_P0 : USB Module Present
bits : 0 - 0 (1 bit)


PPUSB

Universal Serial Bus Peripheral Present
address_offset : 0x328 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PPUSB PPUSB read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPUSB_P0

SYSCTL_PPUSB_P0 : USB Module Present
bits : 0 - 0 (1 bit)


SYSCTLPPETH

Ethernet MAC Peripheral Present
address_offset : 0x32C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPPETH SYSCTLPPETH read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPETH_P0

SYSCTL_PPETH_P0 : Ethernet MAC Module Present
bits : 0 - 0 (1 bit)


PPETH

Ethernet MAC Peripheral Present
address_offset : 0x32C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PPETH PPETH read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPETH_P0

SYSCTL_PPETH_P0 : Ethernet MAC Module Present
bits : 0 - 0 (1 bit)


SYSCTLPPETHPHY

Ethernet PHY Peripheral Present
address_offset : 0x330 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPPETHPHY SYSCTLPPETHPHY read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPETHPHY_P0

SYSCTL_PPETHPHY_P0 : Ethernet PHY Module Present
bits : 0 - 0 (1 bit)


PPETHPHY

Ethernet PHY Peripheral Present
address_offset : 0x330 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PPETHPHY PPETHPHY read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPETHPHY_P0

SYSCTL_PPETHPHY_P0 : Ethernet PHY Module Present
bits : 0 - 0 (1 bit)


SYSCTLPPCAN

Controller Area Network Peripheral Present
address_offset : 0x334 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPPCAN SYSCTLPPCAN read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPCAN_P0 SYSCTL_PPCAN_P1

SYSCTL_PPCAN_P0 : CAN Module 0 Present
bits : 0 - 0 (1 bit)

SYSCTL_PPCAN_P1 : CAN Module 1 Present
bits : 1 - 2 (2 bit)


PPCAN

Controller Area Network Peripheral Present
address_offset : 0x334 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PPCAN PPCAN read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPCAN_P0 SYSCTL_PPCAN_P1

SYSCTL_PPCAN_P0 : CAN Module 0 Present
bits : 0 - 0 (1 bit)

SYSCTL_PPCAN_P1 : CAN Module 1 Present
bits : 1 - 2 (2 bit)


SYSCTLPPADC

Analog-to-Digital Converter Peripheral Present
address_offset : 0x338 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPPADC SYSCTLPPADC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPADC_P0 SYSCTL_PPADC_P1

SYSCTL_PPADC_P0 : ADC Module 0 Present
bits : 0 - 0 (1 bit)

SYSCTL_PPADC_P1 : ADC Module 1 Present
bits : 1 - 2 (2 bit)


PPADC

Analog-to-Digital Converter Peripheral Present
address_offset : 0x338 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PPADC PPADC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPADC_P0 SYSCTL_PPADC_P1

SYSCTL_PPADC_P0 : ADC Module 0 Present
bits : 0 - 0 (1 bit)

SYSCTL_PPADC_P1 : ADC Module 1 Present
bits : 1 - 2 (2 bit)


SYSCTLPPACMP

Analog Comparator Peripheral Present
address_offset : 0x33C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPPACMP SYSCTLPPACMP read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPACMP_P0

SYSCTL_PPACMP_P0 : Analog Comparator Module Present
bits : 0 - 0 (1 bit)


PPACMP

Analog Comparator Peripheral Present
address_offset : 0x33C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PPACMP PPACMP read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPACMP_P0

SYSCTL_PPACMP_P0 : Analog Comparator Module Present
bits : 0 - 0 (1 bit)


SYSCTLPPPWM

Pulse Width Modulator Peripheral Present
address_offset : 0x340 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPPPWM SYSCTLPPPWM read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPPWM_P0 SYSCTL_PPPWM_P1

SYSCTL_PPPWM_P0 : PWM Module 0 Present
bits : 0 - 0 (1 bit)

SYSCTL_PPPWM_P1 : PWM Module 1 Present
bits : 1 - 2 (2 bit)


PPPWM

Pulse Width Modulator Peripheral Present
address_offset : 0x340 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PPPWM PPPWM read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPPWM_P0 SYSCTL_PPPWM_P1

SYSCTL_PPPWM_P0 : PWM Module 0 Present
bits : 0 - 0 (1 bit)

SYSCTL_PPPWM_P1 : PWM Module 1 Present
bits : 1 - 2 (2 bit)


SYSCTLPPQEI

Quadrature Encoder Interface Peripheral Present
address_offset : 0x344 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPPQEI SYSCTLPPQEI read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPQEI_P0 SYSCTL_PPQEI_P1

SYSCTL_PPQEI_P0 : QEI Module 0 Present
bits : 0 - 0 (1 bit)

SYSCTL_PPQEI_P1 : QEI Module 1 Present
bits : 1 - 2 (2 bit)


PPQEI

Quadrature Encoder Interface Peripheral Present
address_offset : 0x344 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PPQEI PPQEI read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPQEI_P0 SYSCTL_PPQEI_P1

SYSCTL_PPQEI_P0 : QEI Module 0 Present
bits : 0 - 0 (1 bit)

SYSCTL_PPQEI_P1 : QEI Module 1 Present
bits : 1 - 2 (2 bit)


SYSCTLPPEEPROM

EEPROM Peripheral Present
address_offset : 0x358 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPPEEPROM SYSCTLPPEEPROM read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPEEPROM_P0

SYSCTL_PPEEPROM_P0 : EEPROM Module Present
bits : 0 - 0 (1 bit)


PPEEPROM

EEPROM Peripheral Present
address_offset : 0x358 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PPEEPROM PPEEPROM read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPEEPROM_P0

SYSCTL_PPEEPROM_P0 : EEPROM Module Present
bits : 0 - 0 (1 bit)


SYSCTLPPWTIMER

Wide Timer Peripheral Present
address_offset : 0x35C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPPWTIMER SYSCTLPPWTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPWTIMER_P0 SYSCTL_PPWTIMER_P1 SYSCTL_PPWTIMER_P2 SYSCTL_PPWTIMER_P3 SYSCTL_PPWTIMER_P4 SYSCTL_PPWTIMER_P5

SYSCTL_PPWTIMER_P0 : Wide Timer 0 Present
bits : 0 - 0 (1 bit)

SYSCTL_PPWTIMER_P1 : Wide Timer 1 Present
bits : 1 - 2 (2 bit)

SYSCTL_PPWTIMER_P2 : Wide Timer 2 Present
bits : 2 - 4 (3 bit)

SYSCTL_PPWTIMER_P3 : Wide Timer 3 Present
bits : 3 - 6 (4 bit)

SYSCTL_PPWTIMER_P4 : Wide Timer 4 Present
bits : 4 - 8 (5 bit)

SYSCTL_PPWTIMER_P5 : Wide Timer 5 Present
bits : 5 - 10 (6 bit)


PPWTIMER

Wide Timer Peripheral Present
address_offset : 0x35C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PPWTIMER PPWTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PPWTIMER_P0 SYSCTL_PPWTIMER_P1 SYSCTL_PPWTIMER_P2 SYSCTL_PPWTIMER_P3 SYSCTL_PPWTIMER_P4 SYSCTL_PPWTIMER_P5

SYSCTL_PPWTIMER_P0 : Wide Timer 0 Present
bits : 0 - 0 (1 bit)

SYSCTL_PPWTIMER_P1 : Wide Timer 1 Present
bits : 1 - 2 (2 bit)

SYSCTL_PPWTIMER_P2 : Wide Timer 2 Present
bits : 2 - 4 (3 bit)

SYSCTL_PPWTIMER_P3 : Wide Timer 3 Present
bits : 3 - 6 (4 bit)

SYSCTL_PPWTIMER_P4 : Wide Timer 4 Present
bits : 4 - 8 (5 bit)

SYSCTL_PPWTIMER_P5 : Wide Timer 5 Present
bits : 5 - 10 (6 bit)


SYSCTLDID1

Device Identification 1
address_offset : 0x4 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDID1 SYSCTLDID1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DID1_QUAL SYSCTL_DID1_ROHS SYSCTL_DID1_PKG SYSCTL_DID1_TEMP SYSCTL_DID1_PINCNT SYSCTL_DID1_PRTNO SYSCTL_DID1_FAM SYSCTL_DID1_VER

SYSCTL_DID1_QUAL : Qualification Status
bits : 0 - 1 (2 bit)

Enumeration:

0x0 : SYSCTL_DID1_QUAL_ES

Engineering Sample (unqualified)

0x1 : SYSCTL_DID1_QUAL_PP

Pilot Production (unqualified)

0x2 : SYSCTL_DID1_QUAL_FQ

Fully Qualified

End of enumeration elements list.

SYSCTL_DID1_ROHS : RoHS-Compliance
bits : 2 - 4 (3 bit)

SYSCTL_DID1_PKG : Package Type
bits : 3 - 7 (5 bit)

Enumeration:

0x0 : SYSCTL_DID1_PKG_SOIC

SOIC package

0x1 : SYSCTL_DID1_PKG_QFP

LQFP package

0x2 : SYSCTL_DID1_PKG_BGA

BGA package

End of enumeration elements list.

SYSCTL_DID1_TEMP : Temperature Range
bits : 5 - 12 (8 bit)

Enumeration:

0x0 : SYSCTL_DID1_TEMP_C

Commercial temperature range (0C to 70C)

0x1 : SYSCTL_DID1_TEMP_I

Industrial temperature range (-40C to 85C)

0x2 : SYSCTL_DID1_TEMP_E

Extended temperature range (-40C to 105C)

End of enumeration elements list.

SYSCTL_DID1_PINCNT : Package Pin Count
bits : 13 - 28 (16 bit)

Enumeration:

0x0 : SYSCTL_DID1_PINCNT_28

28 pin package

0x1 : SYSCTL_DID1_PINCNT_48

48-pin package

0x2 : SYSCTL_DID1_PINCNT_100

100-pin package

0x3 : SYSCTL_DID1_PINCNT_64

64-pin package

0x4 : SYSCTL_DID1_PINCNT_144

144-pin package

0x5 : SYSCTL_DID1_PINCNT_157

157-pin package

End of enumeration elements list.

SYSCTL_DID1_PRTNO : Part Number
bits : 16 - 39 (24 bit)

Enumeration:

0x11 : SYSCTL_DID1_PRTNO_LM4F110H5QR

LM4F110H5QR

End of enumeration elements list.

SYSCTL_DID1_FAM : Family
bits : 24 - 51 (28 bit)

Enumeration:

0x0 : SYSCTL_DID1_FAM_STELLARIS

Stellaris family of microcontollers, that is, all devices with external part numbers starting with LM3S

End of enumeration elements list.

SYSCTL_DID1_VER : DID1 Version
bits : 28 - 59 (32 bit)

Enumeration:

0x0 : SYSCTL_DID1_VER_0

Initial DID1 register format definition, indicating a Stellaris LM3Snnn device

0x1 : SYSCTL_DID1_VER_1

Second version of the DID1 register format

End of enumeration elements list.


DID1

Device Identification 1
address_offset : 0x4 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DID1 DID1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DID1_QUAL SYSCTL_DID1_ROHS SYSCTL_DID1_PKG SYSCTL_DID1_TEMP SYSCTL_DID1_PINCNT SYSCTL_DID1_PRTNO SYSCTL_DID1_FAM SYSCTL_DID1_VER

SYSCTL_DID1_QUAL : Qualification Status
bits : 0 - 1 (2 bit)

Enumeration:

0x0 : SYSCTL_DID1_QUAL_ES

Engineering Sample (unqualified)

0x1 : SYSCTL_DID1_QUAL_PP

Pilot Production (unqualified)

0x2 : SYSCTL_DID1_QUAL_FQ

Fully Qualified

End of enumeration elements list.

SYSCTL_DID1_ROHS : RoHS-Compliance
bits : 2 - 4 (3 bit)

SYSCTL_DID1_PKG : Package Type
bits : 3 - 7 (5 bit)

Enumeration:

0x0 : SYSCTL_DID1_PKG_SOIC

SOIC package

0x1 : SYSCTL_DID1_PKG_QFP

LQFP package

0x2 : SYSCTL_DID1_PKG_BGA

BGA package

End of enumeration elements list.

SYSCTL_DID1_TEMP : Temperature Range
bits : 5 - 12 (8 bit)

Enumeration:

0x0 : SYSCTL_DID1_TEMP_C

Commercial temperature range (0C to 70C)

0x1 : SYSCTL_DID1_TEMP_I

Industrial temperature range (-40C to 85C)

0x2 : SYSCTL_DID1_TEMP_E

Extended temperature range (-40C to 105C)

End of enumeration elements list.

SYSCTL_DID1_PINCNT : Package Pin Count
bits : 13 - 28 (16 bit)

Enumeration:

0x0 : SYSCTL_DID1_PINCNT_28

28 pin package

0x1 : SYSCTL_DID1_PINCNT_48

48-pin package

0x2 : SYSCTL_DID1_PINCNT_100

100-pin package

0x3 : SYSCTL_DID1_PINCNT_64

64-pin package

0x4 : SYSCTL_DID1_PINCNT_144

144-pin package

0x5 : SYSCTL_DID1_PINCNT_157

157-pin package

End of enumeration elements list.

SYSCTL_DID1_PRTNO : Part Number
bits : 16 - 39 (24 bit)

Enumeration:

0x11 : SYSCTL_DID1_PRTNO_LM4F110H5QR

LM4F110H5QR

End of enumeration elements list.

SYSCTL_DID1_FAM : Family
bits : 24 - 51 (28 bit)

Enumeration:

0x0 : SYSCTL_DID1_FAM_STELLARIS

Stellaris family of microcontollers, that is, all devices with external part numbers starting with LM3S

End of enumeration elements list.

SYSCTL_DID1_VER : DID1 Version
bits : 28 - 59 (32 bit)

Enumeration:

0x0 : SYSCTL_DID1_VER_0

Initial DID1 register format definition, indicating a Stellaris LM3Snnn device

0x1 : SYSCTL_DID1_VER_1

Second version of the DID1 register format

End of enumeration elements list.


SYSCTLSRCR0

Software Reset Control 0
address_offset : 0x40 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSRCR0 SYSCTLSRCR0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRCR0_WDT0 SYSCTL_SRCR0_HIB SYSCTL_SRCR0_ADC0 SYSCTL_SRCR0_ADC1 SYSCTL_SRCR0_PWM0 SYSCTL_SRCR0_CAN0 SYSCTL_SRCR0_CAN1 SYSCTL_SRCR0_WDT1

SYSCTL_SRCR0_WDT0 : WDT0 Reset Control
bits : 3 - 6 (4 bit)

SYSCTL_SRCR0_HIB : HIB Reset Control
bits : 6 - 12 (7 bit)

SYSCTL_SRCR0_ADC0 : ADC0 Reset Control
bits : 16 - 32 (17 bit)

SYSCTL_SRCR0_ADC1 : ADC1 Reset Control
bits : 17 - 34 (18 bit)

SYSCTL_SRCR0_PWM0 : PWM Reset Control
bits : 20 - 40 (21 bit)

SYSCTL_SRCR0_CAN0 : CAN0 Reset Control
bits : 24 - 48 (25 bit)

SYSCTL_SRCR0_CAN1 : CAN1 Reset Control
bits : 25 - 50 (26 bit)

SYSCTL_SRCR0_WDT1 : WDT1 Reset Control
bits : 28 - 56 (29 bit)


SRCR0

Software Reset Control 0
address_offset : 0x40 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SRCR0 SRCR0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRCR0_WDT0 SYSCTL_SRCR0_HIB SYSCTL_SRCR0_ADC0 SYSCTL_SRCR0_ADC1 SYSCTL_SRCR0_PWM0 SYSCTL_SRCR0_CAN0 SYSCTL_SRCR0_CAN1 SYSCTL_SRCR0_WDT1

SYSCTL_SRCR0_WDT0 : WDT0 Reset Control
bits : 3 - 6 (4 bit)

SYSCTL_SRCR0_HIB : HIB Reset Control
bits : 6 - 12 (7 bit)

SYSCTL_SRCR0_ADC0 : ADC0 Reset Control
bits : 16 - 32 (17 bit)

SYSCTL_SRCR0_ADC1 : ADC1 Reset Control
bits : 17 - 34 (18 bit)

SYSCTL_SRCR0_PWM0 : PWM Reset Control
bits : 20 - 40 (21 bit)

SYSCTL_SRCR0_CAN0 : CAN0 Reset Control
bits : 24 - 48 (25 bit)

SYSCTL_SRCR0_CAN1 : CAN1 Reset Control
bits : 25 - 50 (26 bit)

SYSCTL_SRCR0_WDT1 : WDT1 Reset Control
bits : 28 - 56 (29 bit)


SYSCTLSRCR1

Software Reset Control 1
address_offset : 0x44 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSRCR1 SYSCTLSRCR1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRCR1_UART0 SYSCTL_SRCR1_UART1 SYSCTL_SRCR1_UART2 SYSCTL_SRCR1_SSI0 SYSCTL_SRCR1_SSI1 SYSCTL_SRCR1_QEI0 SYSCTL_SRCR1_QEI1 SYSCTL_SRCR1_I2C0 SYSCTL_SRCR1_I2C1 SYSCTL_SRCR1_TIMER0 SYSCTL_SRCR1_TIMER1 SYSCTL_SRCR1_TIMER2 SYSCTL_SRCR1_TIMER3 SYSCTL_SRCR1_COMP0 SYSCTL_SRCR1_COMP1 SYSCTL_SRCR1_COMP2

SYSCTL_SRCR1_UART0 : UART0 Reset Control
bits : 0 - 0 (1 bit)

SYSCTL_SRCR1_UART1 : UART1 Reset Control
bits : 1 - 2 (2 bit)

SYSCTL_SRCR1_UART2 : UART2 Reset Control
bits : 2 - 4 (3 bit)

SYSCTL_SRCR1_SSI0 : SSI0 Reset Control
bits : 4 - 8 (5 bit)

SYSCTL_SRCR1_SSI1 : SSI1 Reset Control
bits : 5 - 10 (6 bit)

SYSCTL_SRCR1_QEI0 : QEI0 Reset Control
bits : 8 - 16 (9 bit)

SYSCTL_SRCR1_QEI1 : QEI1 Reset Control
bits : 9 - 18 (10 bit)

SYSCTL_SRCR1_I2C0 : I2C0 Reset Control
bits : 12 - 24 (13 bit)

SYSCTL_SRCR1_I2C1 : I2C1 Reset Control
bits : 14 - 28 (15 bit)

SYSCTL_SRCR1_TIMER0 : Timer 0 Reset Control
bits : 16 - 32 (17 bit)

SYSCTL_SRCR1_TIMER1 : Timer 1 Reset Control
bits : 17 - 34 (18 bit)

SYSCTL_SRCR1_TIMER2 : Timer 2 Reset Control
bits : 18 - 36 (19 bit)

SYSCTL_SRCR1_TIMER3 : Timer 3 Reset Control
bits : 19 - 38 (20 bit)

SYSCTL_SRCR1_COMP0 : Analog Comp 0 Reset Control
bits : 24 - 48 (25 bit)

SYSCTL_SRCR1_COMP1 : Analog Comp 1 Reset Control
bits : 25 - 50 (26 bit)

SYSCTL_SRCR1_COMP2 : Analog Comp 2 Reset Control
bits : 26 - 52 (27 bit)


SRCR1

Software Reset Control 1
address_offset : 0x44 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SRCR1 SRCR1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRCR1_UART0 SYSCTL_SRCR1_UART1 SYSCTL_SRCR1_UART2 SYSCTL_SRCR1_SSI0 SYSCTL_SRCR1_SSI1 SYSCTL_SRCR1_QEI0 SYSCTL_SRCR1_QEI1 SYSCTL_SRCR1_I2C0 SYSCTL_SRCR1_I2C1 SYSCTL_SRCR1_TIMER0 SYSCTL_SRCR1_TIMER1 SYSCTL_SRCR1_TIMER2 SYSCTL_SRCR1_TIMER3 SYSCTL_SRCR1_COMP0 SYSCTL_SRCR1_COMP1 SYSCTL_SRCR1_COMP2

SYSCTL_SRCR1_UART0 : UART0 Reset Control
bits : 0 - 0 (1 bit)

SYSCTL_SRCR1_UART1 : UART1 Reset Control
bits : 1 - 2 (2 bit)

SYSCTL_SRCR1_UART2 : UART2 Reset Control
bits : 2 - 4 (3 bit)

SYSCTL_SRCR1_SSI0 : SSI0 Reset Control
bits : 4 - 8 (5 bit)

SYSCTL_SRCR1_SSI1 : SSI1 Reset Control
bits : 5 - 10 (6 bit)

SYSCTL_SRCR1_QEI0 : QEI0 Reset Control
bits : 8 - 16 (9 bit)

SYSCTL_SRCR1_QEI1 : QEI1 Reset Control
bits : 9 - 18 (10 bit)

SYSCTL_SRCR1_I2C0 : I2C0 Reset Control
bits : 12 - 24 (13 bit)

SYSCTL_SRCR1_I2C1 : I2C1 Reset Control
bits : 14 - 28 (15 bit)

SYSCTL_SRCR1_TIMER0 : Timer 0 Reset Control
bits : 16 - 32 (17 bit)

SYSCTL_SRCR1_TIMER1 : Timer 1 Reset Control
bits : 17 - 34 (18 bit)

SYSCTL_SRCR1_TIMER2 : Timer 2 Reset Control
bits : 18 - 36 (19 bit)

SYSCTL_SRCR1_TIMER3 : Timer 3 Reset Control
bits : 19 - 38 (20 bit)

SYSCTL_SRCR1_COMP0 : Analog Comp 0 Reset Control
bits : 24 - 48 (25 bit)

SYSCTL_SRCR1_COMP1 : Analog Comp 1 Reset Control
bits : 25 - 50 (26 bit)

SYSCTL_SRCR1_COMP2 : Analog Comp 2 Reset Control
bits : 26 - 52 (27 bit)


SYSCTLSRCR2

Software Reset Control 2
address_offset : 0x48 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSRCR2 SYSCTLSRCR2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRCR2_GPIOA SYSCTL_SRCR2_GPIOB SYSCTL_SRCR2_GPIOC SYSCTL_SRCR2_GPIOD SYSCTL_SRCR2_GPIOE SYSCTL_SRCR2_GPIOF SYSCTL_SRCR2_GPIOG SYSCTL_SRCR2_GPIOH SYSCTL_SRCR2_GPIOJ SYSCTL_SRCR2_UDMA SYSCTL_SRCR2_USB0

SYSCTL_SRCR2_GPIOA : Port A Reset Control
bits : 0 - 0 (1 bit)

SYSCTL_SRCR2_GPIOB : Port B Reset Control
bits : 1 - 2 (2 bit)

SYSCTL_SRCR2_GPIOC : Port C Reset Control
bits : 2 - 4 (3 bit)

SYSCTL_SRCR2_GPIOD : Port D Reset Control
bits : 3 - 6 (4 bit)

SYSCTL_SRCR2_GPIOE : Port E Reset Control
bits : 4 - 8 (5 bit)

SYSCTL_SRCR2_GPIOF : Port F Reset Control
bits : 5 - 10 (6 bit)

SYSCTL_SRCR2_GPIOG : Port G Reset Control
bits : 6 - 12 (7 bit)

SYSCTL_SRCR2_GPIOH : Port H Reset Control
bits : 7 - 14 (8 bit)

SYSCTL_SRCR2_GPIOJ : Port J Reset Control
bits : 8 - 16 (9 bit)

SYSCTL_SRCR2_UDMA : Micro-DMA Reset Control
bits : 13 - 26 (14 bit)

SYSCTL_SRCR2_USB0 : USB0 Reset Control
bits : 16 - 32 (17 bit)


SRCR2

Software Reset Control 2
address_offset : 0x48 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SRCR2 SRCR2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRCR2_GPIOA SYSCTL_SRCR2_GPIOB SYSCTL_SRCR2_GPIOC SYSCTL_SRCR2_GPIOD SYSCTL_SRCR2_GPIOE SYSCTL_SRCR2_GPIOF SYSCTL_SRCR2_GPIOG SYSCTL_SRCR2_GPIOH SYSCTL_SRCR2_GPIOJ SYSCTL_SRCR2_UDMA SYSCTL_SRCR2_USB0

SYSCTL_SRCR2_GPIOA : Port A Reset Control
bits : 0 - 0 (1 bit)

SYSCTL_SRCR2_GPIOB : Port B Reset Control
bits : 1 - 2 (2 bit)

SYSCTL_SRCR2_GPIOC : Port C Reset Control
bits : 2 - 4 (3 bit)

SYSCTL_SRCR2_GPIOD : Port D Reset Control
bits : 3 - 6 (4 bit)

SYSCTL_SRCR2_GPIOE : Port E Reset Control
bits : 4 - 8 (5 bit)

SYSCTL_SRCR2_GPIOF : Port F Reset Control
bits : 5 - 10 (6 bit)

SYSCTL_SRCR2_GPIOG : Port G Reset Control
bits : 6 - 12 (7 bit)

SYSCTL_SRCR2_GPIOH : Port H Reset Control
bits : 7 - 14 (8 bit)

SYSCTL_SRCR2_GPIOJ : Port J Reset Control
bits : 8 - 16 (9 bit)

SYSCTL_SRCR2_UDMA : Micro-DMA Reset Control
bits : 13 - 26 (14 bit)

SYSCTL_SRCR2_USB0 : USB0 Reset Control
bits : 16 - 32 (17 bit)


SYSCTLRIS

Raw Interrupt Status
address_offset : 0x50 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLRIS SYSCTLRIS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RIS_BORRIS SYSCTL_RIS_MOFRIS SYSCTL_RIS_PLLLRIS SYSCTL_RIS_MOSCPUPRIS

SYSCTL_RIS_BORRIS : Brown-Out Reset Raw Interrupt Status
bits : 1 - 2 (2 bit)

SYSCTL_RIS_MOFRIS : Main Oscillator Fault Raw Interrupt Status
bits : 3 - 6 (4 bit)

SYSCTL_RIS_PLLLRIS : PLL Lock Raw Interrupt Status
bits : 6 - 12 (7 bit)

SYSCTL_RIS_MOSCPUPRIS : MOSC Power Up Raw Interrupt Status
bits : 8 - 16 (9 bit)


RIS

Raw Interrupt Status
address_offset : 0x50 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

RIS RIS read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RIS_BORRIS SYSCTL_RIS_MOFRIS SYSCTL_RIS_PLLLRIS SYSCTL_RIS_MOSCPUPRIS

SYSCTL_RIS_BORRIS : Brown-Out Reset Raw Interrupt Status
bits : 1 - 2 (2 bit)

SYSCTL_RIS_MOFRIS : Main Oscillator Fault Raw Interrupt Status
bits : 3 - 6 (4 bit)

SYSCTL_RIS_PLLLRIS : PLL Lock Raw Interrupt Status
bits : 6 - 12 (7 bit)

SYSCTL_RIS_MOSCPUPRIS : MOSC Power Up Raw Interrupt Status
bits : 8 - 16 (9 bit)


SYSCTLSRWD

Watchdog Timer Software Reset
address_offset : 0x500 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSRWD SYSCTLSRWD read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRWD_R0 SYSCTL_SRWD_R1

SYSCTL_SRWD_R0 : Watchdog Timer 0 Software Reset
bits : 0 - 0 (1 bit)

SYSCTL_SRWD_R1 : Watchdog Timer 1 Software Reset
bits : 1 - 2 (2 bit)


SRWD

Watchdog Timer Software Reset
address_offset : 0x500 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SRWD SRWD read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRWD_R0 SYSCTL_SRWD_R1

SYSCTL_SRWD_R0 : Watchdog Timer 0 Software Reset
bits : 0 - 0 (1 bit)

SYSCTL_SRWD_R1 : Watchdog Timer 1 Software Reset
bits : 1 - 2 (2 bit)


SYSCTLSRTIMER

Timer Software Reset
address_offset : 0x504 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSRTIMER SYSCTLSRTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRTIMER_R0 SYSCTL_SRTIMER_R1 SYSCTL_SRTIMER_R2 SYSCTL_SRTIMER_R3 SYSCTL_SRTIMER_R4 SYSCTL_SRTIMER_R5

SYSCTL_SRTIMER_R0 : Timer 0 Software Reset
bits : 0 - 0 (1 bit)

SYSCTL_SRTIMER_R1 : Timer 1 Software Reset
bits : 1 - 2 (2 bit)

SYSCTL_SRTIMER_R2 : Timer 2 Software Reset
bits : 2 - 4 (3 bit)

SYSCTL_SRTIMER_R3 : Timer 3 Software Reset
bits : 3 - 6 (4 bit)

SYSCTL_SRTIMER_R4 : Timer 4 Software Reset
bits : 4 - 8 (5 bit)

SYSCTL_SRTIMER_R5 : Timer 5 Software Reset
bits : 5 - 10 (6 bit)


SRTIMER

Timer Software Reset
address_offset : 0x504 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SRTIMER SRTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRTIMER_R0 SYSCTL_SRTIMER_R1 SYSCTL_SRTIMER_R2 SYSCTL_SRTIMER_R3 SYSCTL_SRTIMER_R4 SYSCTL_SRTIMER_R5

SYSCTL_SRTIMER_R0 : Timer 0 Software Reset
bits : 0 - 0 (1 bit)

SYSCTL_SRTIMER_R1 : Timer 1 Software Reset
bits : 1 - 2 (2 bit)

SYSCTL_SRTIMER_R2 : Timer 2 Software Reset
bits : 2 - 4 (3 bit)

SYSCTL_SRTIMER_R3 : Timer 3 Software Reset
bits : 3 - 6 (4 bit)

SYSCTL_SRTIMER_R4 : Timer 4 Software Reset
bits : 4 - 8 (5 bit)

SYSCTL_SRTIMER_R5 : Timer 5 Software Reset
bits : 5 - 10 (6 bit)


SYSCTLSRGPIO

General-Purpose Input/Output Software Reset
address_offset : 0x508 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSRGPIO SYSCTLSRGPIO read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRGPIO_R0 SYSCTL_SRGPIO_R1 SYSCTL_SRGPIO_R2 SYSCTL_SRGPIO_R3 SYSCTL_SRGPIO_R4 SYSCTL_SRGPIO_R5 SYSCTL_SRGPIO_R6 SYSCTL_SRGPIO_R7 SYSCTL_SRGPIO_R8 SYSCTL_SRGPIO_R9 SYSCTL_SRGPIO_R10 SYSCTL_SRGPIO_R11 SYSCTL_SRGPIO_R12 SYSCTL_SRGPIO_R13 SYSCTL_SRGPIO_R14

SYSCTL_SRGPIO_R0 : GPIO Port A Software Reset
bits : 0 - 0 (1 bit)

SYSCTL_SRGPIO_R1 : GPIO Port B Software Reset
bits : 1 - 2 (2 bit)

SYSCTL_SRGPIO_R2 : GPIO Port C Software Reset
bits : 2 - 4 (3 bit)

SYSCTL_SRGPIO_R3 : GPIO Port D Software Reset
bits : 3 - 6 (4 bit)

SYSCTL_SRGPIO_R4 : GPIO Port E Software Reset
bits : 4 - 8 (5 bit)

SYSCTL_SRGPIO_R5 : GPIO Port F Software Reset
bits : 5 - 10 (6 bit)

SYSCTL_SRGPIO_R6 : GPIO Port G Software Reset
bits : 6 - 12 (7 bit)

SYSCTL_SRGPIO_R7 : GPIO Port H Software Reset
bits : 7 - 14 (8 bit)

SYSCTL_SRGPIO_R8 : GPIO Port J Software Reset
bits : 8 - 16 (9 bit)

SYSCTL_SRGPIO_R9 : GPIO Port K Software Reset
bits : 9 - 18 (10 bit)

SYSCTL_SRGPIO_R10 : GPIO Port L Software Reset
bits : 10 - 20 (11 bit)

SYSCTL_SRGPIO_R11 : GPIO Port M Software Reset
bits : 11 - 22 (12 bit)

SYSCTL_SRGPIO_R12 : GPIO Port N Software Reset
bits : 12 - 24 (13 bit)

SYSCTL_SRGPIO_R13 : GPIO Port P Software Reset
bits : 13 - 26 (14 bit)

SYSCTL_SRGPIO_R14 : GPIO Port Q Software Reset
bits : 14 - 28 (15 bit)


SRGPIO

General-Purpose Input/Output Software Reset
address_offset : 0x508 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SRGPIO SRGPIO read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRGPIO_R0 SYSCTL_SRGPIO_R1 SYSCTL_SRGPIO_R2 SYSCTL_SRGPIO_R3 SYSCTL_SRGPIO_R4 SYSCTL_SRGPIO_R5 SYSCTL_SRGPIO_R6 SYSCTL_SRGPIO_R7 SYSCTL_SRGPIO_R8 SYSCTL_SRGPIO_R9 SYSCTL_SRGPIO_R10 SYSCTL_SRGPIO_R11 SYSCTL_SRGPIO_R12 SYSCTL_SRGPIO_R13 SYSCTL_SRGPIO_R14

SYSCTL_SRGPIO_R0 : GPIO Port A Software Reset
bits : 0 - 0 (1 bit)

SYSCTL_SRGPIO_R1 : GPIO Port B Software Reset
bits : 1 - 2 (2 bit)

SYSCTL_SRGPIO_R2 : GPIO Port C Software Reset
bits : 2 - 4 (3 bit)

SYSCTL_SRGPIO_R3 : GPIO Port D Software Reset
bits : 3 - 6 (4 bit)

SYSCTL_SRGPIO_R4 : GPIO Port E Software Reset
bits : 4 - 8 (5 bit)

SYSCTL_SRGPIO_R5 : GPIO Port F Software Reset
bits : 5 - 10 (6 bit)

SYSCTL_SRGPIO_R6 : GPIO Port G Software Reset
bits : 6 - 12 (7 bit)

SYSCTL_SRGPIO_R7 : GPIO Port H Software Reset
bits : 7 - 14 (8 bit)

SYSCTL_SRGPIO_R8 : GPIO Port J Software Reset
bits : 8 - 16 (9 bit)

SYSCTL_SRGPIO_R9 : GPIO Port K Software Reset
bits : 9 - 18 (10 bit)

SYSCTL_SRGPIO_R10 : GPIO Port L Software Reset
bits : 10 - 20 (11 bit)

SYSCTL_SRGPIO_R11 : GPIO Port M Software Reset
bits : 11 - 22 (12 bit)

SYSCTL_SRGPIO_R12 : GPIO Port N Software Reset
bits : 12 - 24 (13 bit)

SYSCTL_SRGPIO_R13 : GPIO Port P Software Reset
bits : 13 - 26 (14 bit)

SYSCTL_SRGPIO_R14 : GPIO Port Q Software Reset
bits : 14 - 28 (15 bit)


SYSCTLSRDMA

Micro Direct Memory Access Software Reset
address_offset : 0x50C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSRDMA SYSCTLSRDMA read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRDMA_R0

SYSCTL_SRDMA_R0 : uDMA Module Software Reset
bits : 0 - 0 (1 bit)


SRDMA

Micro Direct Memory Access Software Reset
address_offset : 0x50C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SRDMA SRDMA read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRDMA_R0

SYSCTL_SRDMA_R0 : uDMA Module Software Reset
bits : 0 - 0 (1 bit)


SYSCTLSRHIB

Hibernation Software Reset
address_offset : 0x514 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSRHIB SYSCTLSRHIB read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRHIB_R0

SYSCTL_SRHIB_R0 : Hibernation Module Software Reset
bits : 0 - 0 (1 bit)


SRHIB

Hibernation Software Reset
address_offset : 0x514 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SRHIB SRHIB read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRHIB_R0

SYSCTL_SRHIB_R0 : Hibernation Module Software Reset
bits : 0 - 0 (1 bit)


SYSCTLSRUART

Universal Asynchronous Receiver/Transmitter Software Reset
address_offset : 0x518 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSRUART SYSCTLSRUART read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRUART_R0 SYSCTL_SRUART_R1 SYSCTL_SRUART_R2 SYSCTL_SRUART_R3 SYSCTL_SRUART_R4 SYSCTL_SRUART_R5 SYSCTL_SRUART_R6 SYSCTL_SRUART_R7

SYSCTL_SRUART_R0 : UART Module 0 Software Reset
bits : 0 - 0 (1 bit)

SYSCTL_SRUART_R1 : UART Module 1 Software Reset
bits : 1 - 2 (2 bit)

SYSCTL_SRUART_R2 : UART Module 2 Software Reset
bits : 2 - 4 (3 bit)

SYSCTL_SRUART_R3 : UART Module 3 Software Reset
bits : 3 - 6 (4 bit)

SYSCTL_SRUART_R4 : UART Module 4 Software Reset
bits : 4 - 8 (5 bit)

SYSCTL_SRUART_R5 : UART Module 5 Software Reset
bits : 5 - 10 (6 bit)

SYSCTL_SRUART_R6 : UART Module 6 Software Reset
bits : 6 - 12 (7 bit)

SYSCTL_SRUART_R7 : UART Module 7 Software Reset
bits : 7 - 14 (8 bit)


SRUART

Universal Asynchronous Receiver/Transmitter Software Reset
address_offset : 0x518 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SRUART SRUART read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRUART_R0 SYSCTL_SRUART_R1 SYSCTL_SRUART_R2 SYSCTL_SRUART_R3 SYSCTL_SRUART_R4 SYSCTL_SRUART_R5 SYSCTL_SRUART_R6 SYSCTL_SRUART_R7

SYSCTL_SRUART_R0 : UART Module 0 Software Reset
bits : 0 - 0 (1 bit)

SYSCTL_SRUART_R1 : UART Module 1 Software Reset
bits : 1 - 2 (2 bit)

SYSCTL_SRUART_R2 : UART Module 2 Software Reset
bits : 2 - 4 (3 bit)

SYSCTL_SRUART_R3 : UART Module 3 Software Reset
bits : 3 - 6 (4 bit)

SYSCTL_SRUART_R4 : UART Module 4 Software Reset
bits : 4 - 8 (5 bit)

SYSCTL_SRUART_R5 : UART Module 5 Software Reset
bits : 5 - 10 (6 bit)

SYSCTL_SRUART_R6 : UART Module 6 Software Reset
bits : 6 - 12 (7 bit)

SYSCTL_SRUART_R7 : UART Module 7 Software Reset
bits : 7 - 14 (8 bit)


SYSCTLSRSSI

Synchronous Serial Interface Software Reset
address_offset : 0x51C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSRSSI SYSCTLSRSSI read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRSSI_R0 SYSCTL_SRSSI_R1 SYSCTL_SRSSI_R2 SYSCTL_SRSSI_R3

SYSCTL_SRSSI_R0 : SSI Module 0 Software Reset
bits : 0 - 0 (1 bit)

SYSCTL_SRSSI_R1 : SSI Module 1 Software Reset
bits : 1 - 2 (2 bit)

SYSCTL_SRSSI_R2 : SSI Module 2 Software Reset
bits : 2 - 4 (3 bit)

SYSCTL_SRSSI_R3 : SSI Module 3 Software Reset
bits : 3 - 6 (4 bit)


SRSSI

Synchronous Serial Interface Software Reset
address_offset : 0x51C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SRSSI SRSSI read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRSSI_R0 SYSCTL_SRSSI_R1 SYSCTL_SRSSI_R2 SYSCTL_SRSSI_R3

SYSCTL_SRSSI_R0 : SSI Module 0 Software Reset
bits : 0 - 0 (1 bit)

SYSCTL_SRSSI_R1 : SSI Module 1 Software Reset
bits : 1 - 2 (2 bit)

SYSCTL_SRSSI_R2 : SSI Module 2 Software Reset
bits : 2 - 4 (3 bit)

SYSCTL_SRSSI_R3 : SSI Module 3 Software Reset
bits : 3 - 6 (4 bit)


SYSCTLSRI2C

Inter-Integrated Circuit Software Reset
address_offset : 0x520 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSRI2C SYSCTLSRI2C read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRI2C_R0 SYSCTL_SRI2C_R1 SYSCTL_SRI2C_R2 SYSCTL_SRI2C_R3 SYSCTL_SRI2C_R4 SYSCTL_SRI2C_R5

SYSCTL_SRI2C_R0 : I2C Module 0 Software Reset
bits : 0 - 0 (1 bit)

SYSCTL_SRI2C_R1 : I2C Module 1 Software Reset
bits : 1 - 2 (2 bit)

SYSCTL_SRI2C_R2 : I2C Module 2 Software Reset
bits : 2 - 4 (3 bit)

SYSCTL_SRI2C_R3 : I2C Module 3 Software Reset
bits : 3 - 6 (4 bit)

SYSCTL_SRI2C_R4 : I2C Module 4 Software Reset
bits : 4 - 8 (5 bit)

SYSCTL_SRI2C_R5 : I2C Module 5 Software Reset
bits : 5 - 10 (6 bit)


SRI2C

Inter-Integrated Circuit Software Reset
address_offset : 0x520 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SRI2C SRI2C read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRI2C_R0 SYSCTL_SRI2C_R1 SYSCTL_SRI2C_R2 SYSCTL_SRI2C_R3 SYSCTL_SRI2C_R4 SYSCTL_SRI2C_R5

SYSCTL_SRI2C_R0 : I2C Module 0 Software Reset
bits : 0 - 0 (1 bit)

SYSCTL_SRI2C_R1 : I2C Module 1 Software Reset
bits : 1 - 2 (2 bit)

SYSCTL_SRI2C_R2 : I2C Module 2 Software Reset
bits : 2 - 4 (3 bit)

SYSCTL_SRI2C_R3 : I2C Module 3 Software Reset
bits : 3 - 6 (4 bit)

SYSCTL_SRI2C_R4 : I2C Module 4 Software Reset
bits : 4 - 8 (5 bit)

SYSCTL_SRI2C_R5 : I2C Module 5 Software Reset
bits : 5 - 10 (6 bit)


SYSCTLSRCAN

Controller Area Network Software Reset
address_offset : 0x534 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSRCAN SYSCTLSRCAN read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRCAN_R0 SYSCTL_SRCAN_R1

SYSCTL_SRCAN_R0 : CAN Module 0 Software Reset
bits : 0 - 0 (1 bit)

SYSCTL_SRCAN_R1 : CAN Module 1 Software Reset
bits : 1 - 2 (2 bit)


SRCAN

Controller Area Network Software Reset
address_offset : 0x534 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SRCAN SRCAN read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRCAN_R0 SYSCTL_SRCAN_R1

SYSCTL_SRCAN_R0 : CAN Module 0 Software Reset
bits : 0 - 0 (1 bit)

SYSCTL_SRCAN_R1 : CAN Module 1 Software Reset
bits : 1 - 2 (2 bit)


SYSCTLSRADC

Analog-to-Digital Converter Software Reset
address_offset : 0x538 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSRADC SYSCTLSRADC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRADC_R0 SYSCTL_SRADC_R1

SYSCTL_SRADC_R0 : ADC Module 0 Software Reset
bits : 0 - 0 (1 bit)

SYSCTL_SRADC_R1 : ADC Module 1 Software Reset
bits : 1 - 2 (2 bit)


SRADC

Analog-to-Digital Converter Software Reset
address_offset : 0x538 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SRADC SRADC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRADC_R0 SYSCTL_SRADC_R1

SYSCTL_SRADC_R0 : ADC Module 0 Software Reset
bits : 0 - 0 (1 bit)

SYSCTL_SRADC_R1 : ADC Module 1 Software Reset
bits : 1 - 2 (2 bit)


SYSCTLSRACMP

Analog Comparator Software Reset
address_offset : 0x53C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSRACMP SYSCTLSRACMP read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRACMP_R0

SYSCTL_SRACMP_R0 : Analog Comparator Module Software Reset
bits : 0 - 0 (1 bit)


SRACMP

Analog Comparator Software Reset
address_offset : 0x53C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SRACMP SRACMP read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRACMP_R0

SYSCTL_SRACMP_R0 : Analog Comparator Module Software Reset
bits : 0 - 0 (1 bit)


SYSCTLIMC

Interrupt Mask Control
address_offset : 0x54 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLIMC SYSCTLIMC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_IMC_BORIM SYSCTL_IMC_MOFIM SYSCTL_IMC_PLLLIM SYSCTL_IMC_MOSCPUPIM

SYSCTL_IMC_BORIM : Brown-Out Reset Interrupt Mask
bits : 1 - 2 (2 bit)

SYSCTL_IMC_MOFIM : Main Oscillator Fault Interrupt Mask
bits : 3 - 6 (4 bit)

SYSCTL_IMC_PLLLIM : PLL Lock Interrupt Mask
bits : 6 - 12 (7 bit)

SYSCTL_IMC_MOSCPUPIM : MOSC Power Up Interrupt Mask
bits : 8 - 16 (9 bit)


IMC

Interrupt Mask Control
address_offset : 0x54 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

IMC IMC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_IMC_BORIM SYSCTL_IMC_MOFIM SYSCTL_IMC_PLLLIM SYSCTL_IMC_MOSCPUPIM

SYSCTL_IMC_BORIM : Brown-Out Reset Interrupt Mask
bits : 1 - 2 (2 bit)

SYSCTL_IMC_MOFIM : Main Oscillator Fault Interrupt Mask
bits : 3 - 6 (4 bit)

SYSCTL_IMC_PLLLIM : PLL Lock Interrupt Mask
bits : 6 - 12 (7 bit)

SYSCTL_IMC_MOSCPUPIM : MOSC Power Up Interrupt Mask
bits : 8 - 16 (9 bit)


SYSCTLSREEPROM

EEPROM Software Reset
address_offset : 0x558 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSREEPROM SYSCTLSREEPROM read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SREEPROM_R0

SYSCTL_SREEPROM_R0 : EEPROM Module Software Reset
bits : 0 - 0 (1 bit)


SREEPROM

EEPROM Software Reset
address_offset : 0x558 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SREEPROM SREEPROM read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SREEPROM_R0

SYSCTL_SREEPROM_R0 : EEPROM Module Software Reset
bits : 0 - 0 (1 bit)


SYSCTLSRWTIMER

Wide Timer Software Reset
address_offset : 0x55C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSRWTIMER SYSCTLSRWTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRWTIMER_R0 SYSCTL_SRWTIMER_R1 SYSCTL_SRWTIMER_R2 SYSCTL_SRWTIMER_R3 SYSCTL_SRWTIMER_R4 SYSCTL_SRWTIMER_R5

SYSCTL_SRWTIMER_R0 : Wide Timer 0 Software Reset
bits : 0 - 0 (1 bit)

SYSCTL_SRWTIMER_R1 : Wide Timer 1 Software Reset
bits : 1 - 2 (2 bit)

SYSCTL_SRWTIMER_R2 : Wide Timer 2 Software Reset
bits : 2 - 4 (3 bit)

SYSCTL_SRWTIMER_R3 : Wide Timer 3 Software Reset
bits : 3 - 6 (4 bit)

SYSCTL_SRWTIMER_R4 : Wide Timer 4 Software Reset
bits : 4 - 8 (5 bit)

SYSCTL_SRWTIMER_R5 : Wide Timer 5 Software Reset
bits : 5 - 10 (6 bit)


SRWTIMER

Wide Timer Software Reset
address_offset : 0x55C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SRWTIMER SRWTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SRWTIMER_R0 SYSCTL_SRWTIMER_R1 SYSCTL_SRWTIMER_R2 SYSCTL_SRWTIMER_R3 SYSCTL_SRWTIMER_R4 SYSCTL_SRWTIMER_R5

SYSCTL_SRWTIMER_R0 : Wide Timer 0 Software Reset
bits : 0 - 0 (1 bit)

SYSCTL_SRWTIMER_R1 : Wide Timer 1 Software Reset
bits : 1 - 2 (2 bit)

SYSCTL_SRWTIMER_R2 : Wide Timer 2 Software Reset
bits : 2 - 4 (3 bit)

SYSCTL_SRWTIMER_R3 : Wide Timer 3 Software Reset
bits : 3 - 6 (4 bit)

SYSCTL_SRWTIMER_R4 : Wide Timer 4 Software Reset
bits : 4 - 8 (5 bit)

SYSCTL_SRWTIMER_R5 : Wide Timer 5 Software Reset
bits : 5 - 10 (6 bit)


SYSCTLMISC

Masked Interrupt Status and Clear
address_offset : 0x58 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLMISC SYSCTLMISC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_MISC_BORMIS SYSCTL_MISC_MOFMIS SYSCTL_MISC_PLLLMIS SYSCTL_MISC_MOSCPUPMIS

SYSCTL_MISC_BORMIS : BOR Masked Interrupt Status
bits : 1 - 2 (2 bit)

SYSCTL_MISC_MOFMIS : Main Oscillator Fault Masked Interrupt Status
bits : 3 - 6 (4 bit)

SYSCTL_MISC_PLLLMIS : PLL Lock Masked Interrupt Status
bits : 6 - 12 (7 bit)

SYSCTL_MISC_MOSCPUPMIS : MOSC Power Up Masked Interrupt Status
bits : 8 - 16 (9 bit)


MISC

Masked Interrupt Status and Clear
address_offset : 0x58 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

MISC MISC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_MISC_BORMIS SYSCTL_MISC_MOFMIS SYSCTL_MISC_PLLLMIS SYSCTL_MISC_MOSCPUPMIS

SYSCTL_MISC_BORMIS : BOR Masked Interrupt Status
bits : 1 - 2 (2 bit)

SYSCTL_MISC_MOFMIS : Main Oscillator Fault Masked Interrupt Status
bits : 3 - 6 (4 bit)

SYSCTL_MISC_PLLLMIS : PLL Lock Masked Interrupt Status
bits : 6 - 12 (7 bit)

SYSCTL_MISC_MOSCPUPMIS : MOSC Power Up Masked Interrupt Status
bits : 8 - 16 (9 bit)


SYSCTLRESC

Reset Cause
address_offset : 0x5C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLRESC SYSCTLRESC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RESC_EXT SYSCTL_RESC_POR SYSCTL_RESC_BOR SYSCTL_RESC_WDT0 SYSCTL_RESC_SW SYSCTL_RESC_WDT1 SYSCTL_RESC_MOSCFAIL

SYSCTL_RESC_EXT : External Reset
bits : 0 - 0 (1 bit)

SYSCTL_RESC_POR : Power-On Reset
bits : 1 - 2 (2 bit)

SYSCTL_RESC_BOR : Brown-Out Reset
bits : 2 - 4 (3 bit)

SYSCTL_RESC_WDT0 : Watchdog Timer 0 Reset
bits : 3 - 6 (4 bit)

SYSCTL_RESC_SW : Software Reset
bits : 4 - 8 (5 bit)

SYSCTL_RESC_WDT1 : Watchdog Timer 1 Reset
bits : 5 - 10 (6 bit)

SYSCTL_RESC_MOSCFAIL : MOSC Failure Reset
bits : 16 - 32 (17 bit)


RESC

Reset Cause
address_offset : 0x5C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

RESC RESC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RESC_EXT SYSCTL_RESC_POR SYSCTL_RESC_BOR SYSCTL_RESC_WDT0 SYSCTL_RESC_SW SYSCTL_RESC_WDT1 SYSCTL_RESC_MOSCFAIL

SYSCTL_RESC_EXT : External Reset
bits : 0 - 0 (1 bit)

SYSCTL_RESC_POR : Power-On Reset
bits : 1 - 2 (2 bit)

SYSCTL_RESC_BOR : Brown-Out Reset
bits : 2 - 4 (3 bit)

SYSCTL_RESC_WDT0 : Watchdog Timer 0 Reset
bits : 3 - 6 (4 bit)

SYSCTL_RESC_SW : Software Reset
bits : 4 - 8 (5 bit)

SYSCTL_RESC_WDT1 : Watchdog Timer 1 Reset
bits : 5 - 10 (6 bit)

SYSCTL_RESC_MOSCFAIL : MOSC Failure Reset
bits : 16 - 32 (17 bit)


SYSCTLRCC

Run-Mode Clock Configuration
address_offset : 0x60 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLRCC SYSCTLRCC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCC_MOSCDIS SYSCTL_RCC_IOSCDIS SYSCTL_RCC_OSCSRC SYSCTL_RCC_XTAL SYSCTL_RCC_BYPASS SYSCTL_RCC_PWRDN SYSCTL_RCC_USESYSDIV SYSCTL_RCC_SYSDIV SYSCTL_RCC_ACG

SYSCTL_RCC_MOSCDIS : Main Oscillator Disable
bits : 0 - 0 (1 bit)

SYSCTL_RCC_IOSCDIS : Internal Oscillator Disable
bits : 1 - 2 (2 bit)

SYSCTL_RCC_OSCSRC : Oscillator Source
bits : 4 - 9 (6 bit)

Enumeration:

0x0 : SYSCTL_RCC_OSCSRC_MAIN

MOSC

0x1 : SYSCTL_RCC_OSCSRC_INT

IOSC

0x2 : SYSCTL_RCC_OSCSRC_INT4

IOSC/4

0x3 : SYSCTL_RCC_OSCSRC_30

30 kHz

End of enumeration elements list.

SYSCTL_RCC_XTAL : Crystal Value
bits : 6 - 16 (11 bit)

Enumeration:

0x6 : SYSCTL_RCC_XTAL_4MHZ

4 MHz

0x7 : SYSCTL_RCC_XTAL_4_09MHZ

4.096 MHz

0x8 : SYSCTL_RCC_XTAL_4_91MHZ

4.9152 MHz

0x9 : SYSCTL_RCC_XTAL_5MHZ

5 MHz

0xa : SYSCTL_RCC_XTAL_5_12MHZ

5.12 MHz

0xb : SYSCTL_RCC_XTAL_6MHZ

6 MHz

0xc : SYSCTL_RCC_XTAL_6_14MHZ

6.144 MHz

0xd : SYSCTL_RCC_XTAL_7_37MHZ

7.3728 MHz

0xe : SYSCTL_RCC_XTAL_8MHZ

8 MHz

0xf : SYSCTL_RCC_XTAL_8_19MHZ

8.192 MHz

0x10 : SYSCTL_RCC_XTAL_10MHZ

10 MHz

0x11 : SYSCTL_RCC_XTAL_12MHZ

12 MHz

0x12 : SYSCTL_RCC_XTAL_12_2MHZ

12.288 MHz

0x13 : SYSCTL_RCC_XTAL_13_5MHZ

13.56 MHz

0x14 : SYSCTL_RCC_XTAL_14_3MHZ

14.31818 MHz

0x15 : SYSCTL_RCC_XTAL_16MHZ

16 MHz

0x16 : SYSCTL_RCC_XTAL_16_3MHZ

16.384 MHz

0x17 : SYSCTL_RCC_XTAL_18MHZ

18.0 MHz

0x18 : SYSCTL_RCC_XTAL_20MHZ

20.0 MHz

0x19 : SYSCTL_RCC_XTAL_24MHZ

24.0 MHz

0x1a : SYSCTL_RCC_XTAL_25MHZ

25.0 MHz

End of enumeration elements list.

SYSCTL_RCC_BYPASS : PLL Bypass
bits : 11 - 22 (12 bit)

SYSCTL_RCC_PWRDN : PLL Power Down
bits : 13 - 26 (14 bit)

SYSCTL_RCC_USESYSDIV : Enable System Clock Divider
bits : 22 - 44 (23 bit)

SYSCTL_RCC_SYSDIV : System Clock Divisor
bits : 23 - 49 (27 bit)

SYSCTL_RCC_ACG : Auto Clock Gating
bits : 27 - 54 (28 bit)


RCC

Run-Mode Clock Configuration
address_offset : 0x60 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

RCC RCC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCC_MOSCDIS SYSCTL_RCC_IOSCDIS SYSCTL_RCC_OSCSRC SYSCTL_RCC_XTAL SYSCTL_RCC_BYPASS SYSCTL_RCC_PWRDN SYSCTL_RCC_USESYSDIV SYSCTL_RCC_SYSDIV SYSCTL_RCC_ACG

SYSCTL_RCC_MOSCDIS : Main Oscillator Disable
bits : 0 - 0 (1 bit)

SYSCTL_RCC_IOSCDIS : Internal Oscillator Disable
bits : 1 - 2 (2 bit)

SYSCTL_RCC_OSCSRC : Oscillator Source
bits : 4 - 9 (6 bit)

Enumeration:

0x0 : SYSCTL_RCC_OSCSRC_MAIN

MOSC

0x1 : SYSCTL_RCC_OSCSRC_INT

IOSC

0x2 : SYSCTL_RCC_OSCSRC_INT4

IOSC/4

0x3 : SYSCTL_RCC_OSCSRC_30

30 kHz

End of enumeration elements list.

SYSCTL_RCC_XTAL : Crystal Value
bits : 6 - 16 (11 bit)

Enumeration:

0x6 : SYSCTL_RCC_XTAL_4MHZ

4 MHz

0x7 : SYSCTL_RCC_XTAL_4_09MHZ

4.096 MHz

0x8 : SYSCTL_RCC_XTAL_4_91MHZ

4.9152 MHz

0x9 : SYSCTL_RCC_XTAL_5MHZ

5 MHz

0xa : SYSCTL_RCC_XTAL_5_12MHZ

5.12 MHz

0xb : SYSCTL_RCC_XTAL_6MHZ

6 MHz

0xc : SYSCTL_RCC_XTAL_6_14MHZ

6.144 MHz

0xd : SYSCTL_RCC_XTAL_7_37MHZ

7.3728 MHz

0xe : SYSCTL_RCC_XTAL_8MHZ

8 MHz

0xf : SYSCTL_RCC_XTAL_8_19MHZ

8.192 MHz

0x10 : SYSCTL_RCC_XTAL_10MHZ

10 MHz

0x11 : SYSCTL_RCC_XTAL_12MHZ

12 MHz

0x12 : SYSCTL_RCC_XTAL_12_2MHZ

12.288 MHz

0x13 : SYSCTL_RCC_XTAL_13_5MHZ

13.56 MHz

0x14 : SYSCTL_RCC_XTAL_14_3MHZ

14.31818 MHz

0x15 : SYSCTL_RCC_XTAL_16MHZ

16 MHz

0x16 : SYSCTL_RCC_XTAL_16_3MHZ

16.384 MHz

0x17 : SYSCTL_RCC_XTAL_18MHZ

18.0 MHz

0x18 : SYSCTL_RCC_XTAL_20MHZ

20.0 MHz

0x19 : SYSCTL_RCC_XTAL_24MHZ

24.0 MHz

0x1a : SYSCTL_RCC_XTAL_25MHZ

25.0 MHz

End of enumeration elements list.

SYSCTL_RCC_BYPASS : PLL Bypass
bits : 11 - 22 (12 bit)

SYSCTL_RCC_PWRDN : PLL Power Down
bits : 13 - 26 (14 bit)

SYSCTL_RCC_USESYSDIV : Enable System Clock Divider
bits : 22 - 44 (23 bit)

SYSCTL_RCC_SYSDIV : System Clock Divisor
bits : 23 - 49 (27 bit)

SYSCTL_RCC_ACG : Auto Clock Gating
bits : 27 - 54 (28 bit)


SYSCTLRCGCWD

Watchdog Timer Run Mode Clock Gating Control
address_offset : 0x600 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLRCGCWD SYSCTLRCGCWD read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGCWD_R0 SYSCTL_RCGCWD_R1

SYSCTL_RCGCWD_R0 : Watchdog Timer 0 Run Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_RCGCWD_R1 : Watchdog Timer 1 Run Mode Clock Gating Control
bits : 1 - 2 (2 bit)


RCGCWD

Watchdog Timer Run Mode Clock Gating Control
address_offset : 0x600 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

RCGCWD RCGCWD read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGCWD_R0 SYSCTL_RCGCWD_R1

SYSCTL_RCGCWD_R0 : Watchdog Timer 0 Run Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_RCGCWD_R1 : Watchdog Timer 1 Run Mode Clock Gating Control
bits : 1 - 2 (2 bit)


SYSCTLRCGCTIMER

Timer Run Mode Clock Gating Control
address_offset : 0x604 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLRCGCTIMER SYSCTLRCGCTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGCTIMER_R0 SYSCTL_RCGCTIMER_R1 SYSCTL_RCGCTIMER_R2 SYSCTL_RCGCTIMER_R3 SYSCTL_RCGCTIMER_R4 SYSCTL_RCGCTIMER_R5

SYSCTL_RCGCTIMER_R0 : Timer 0 Run Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_RCGCTIMER_R1 : Timer 1 Run Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_RCGCTIMER_R2 : Timer 2 Run Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_RCGCTIMER_R3 : Timer 3 Run Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_RCGCTIMER_R4 : Timer 4 Run Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_RCGCTIMER_R5 : Timer 5 Run Mode Clock Gating Control
bits : 5 - 10 (6 bit)


RCGCTIMER

Timer Run Mode Clock Gating Control
address_offset : 0x604 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

RCGCTIMER RCGCTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGCTIMER_R0 SYSCTL_RCGCTIMER_R1 SYSCTL_RCGCTIMER_R2 SYSCTL_RCGCTIMER_R3 SYSCTL_RCGCTIMER_R4 SYSCTL_RCGCTIMER_R5

SYSCTL_RCGCTIMER_R0 : Timer 0 Run Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_RCGCTIMER_R1 : Timer 1 Run Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_RCGCTIMER_R2 : Timer 2 Run Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_RCGCTIMER_R3 : Timer 3 Run Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_RCGCTIMER_R4 : Timer 4 Run Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_RCGCTIMER_R5 : Timer 5 Run Mode Clock Gating Control
bits : 5 - 10 (6 bit)


SYSCTLRCGCGPIO

General-Purpose Input/Output Run Mode Clock Gating Control
address_offset : 0x608 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLRCGCGPIO SYSCTLRCGCGPIO read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGCGPIO_R0 SYSCTL_RCGCGPIO_R1 SYSCTL_RCGCGPIO_R2 SYSCTL_RCGCGPIO_R3 SYSCTL_RCGCGPIO_R4 SYSCTL_RCGCGPIO_R5 SYSCTL_RCGCGPIO_R6 SYSCTL_RCGCGPIO_R7 SYSCTL_RCGCGPIO_R8 SYSCTL_RCGCGPIO_R9 SYSCTL_RCGCGPIO_R10 SYSCTL_RCGCGPIO_R11 SYSCTL_RCGCGPIO_R12 SYSCTL_RCGCGPIO_R13 SYSCTL_RCGCGPIO_R14

SYSCTL_RCGCGPIO_R0 : GPIO Port A Run Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_RCGCGPIO_R1 : GPIO Port B Run Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_RCGCGPIO_R2 : GPIO Port C Run Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_RCGCGPIO_R3 : GPIO Port D Run Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_RCGCGPIO_R4 : GPIO Port E Run Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_RCGCGPIO_R5 : GPIO Port F Run Mode Clock Gating Control
bits : 5 - 10 (6 bit)

SYSCTL_RCGCGPIO_R6 : GPIO Port G Run Mode Clock Gating Control
bits : 6 - 12 (7 bit)

SYSCTL_RCGCGPIO_R7 : GPIO Port H Run Mode Clock Gating Control
bits : 7 - 14 (8 bit)

SYSCTL_RCGCGPIO_R8 : GPIO Port J Run Mode Clock Gating Control
bits : 8 - 16 (9 bit)

SYSCTL_RCGCGPIO_R9 : GPIO Port K Run Mode Clock Gating Control
bits : 9 - 18 (10 bit)

SYSCTL_RCGCGPIO_R10 : GPIO Port L Run Mode Clock Gating Control
bits : 10 - 20 (11 bit)

SYSCTL_RCGCGPIO_R11 : GPIO Port M Run Mode Clock Gating Control
bits : 11 - 22 (12 bit)

SYSCTL_RCGCGPIO_R12 : GPIO Port N Run Mode Clock Gating Control
bits : 12 - 24 (13 bit)

SYSCTL_RCGCGPIO_R13 : GPIO Port P Run Mode Clock Gating Control
bits : 13 - 26 (14 bit)

SYSCTL_RCGCGPIO_R14 : GPIO Port Q Run Mode Clock Gating Control
bits : 14 - 28 (15 bit)


RCGCGPIO

General-Purpose Input/Output Run Mode Clock Gating Control
address_offset : 0x608 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

RCGCGPIO RCGCGPIO read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGCGPIO_R0 SYSCTL_RCGCGPIO_R1 SYSCTL_RCGCGPIO_R2 SYSCTL_RCGCGPIO_R3 SYSCTL_RCGCGPIO_R4 SYSCTL_RCGCGPIO_R5 SYSCTL_RCGCGPIO_R6 SYSCTL_RCGCGPIO_R7 SYSCTL_RCGCGPIO_R8 SYSCTL_RCGCGPIO_R9 SYSCTL_RCGCGPIO_R10 SYSCTL_RCGCGPIO_R11 SYSCTL_RCGCGPIO_R12 SYSCTL_RCGCGPIO_R13 SYSCTL_RCGCGPIO_R14

SYSCTL_RCGCGPIO_R0 : GPIO Port A Run Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_RCGCGPIO_R1 : GPIO Port B Run Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_RCGCGPIO_R2 : GPIO Port C Run Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_RCGCGPIO_R3 : GPIO Port D Run Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_RCGCGPIO_R4 : GPIO Port E Run Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_RCGCGPIO_R5 : GPIO Port F Run Mode Clock Gating Control
bits : 5 - 10 (6 bit)

SYSCTL_RCGCGPIO_R6 : GPIO Port G Run Mode Clock Gating Control
bits : 6 - 12 (7 bit)

SYSCTL_RCGCGPIO_R7 : GPIO Port H Run Mode Clock Gating Control
bits : 7 - 14 (8 bit)

SYSCTL_RCGCGPIO_R8 : GPIO Port J Run Mode Clock Gating Control
bits : 8 - 16 (9 bit)

SYSCTL_RCGCGPIO_R9 : GPIO Port K Run Mode Clock Gating Control
bits : 9 - 18 (10 bit)

SYSCTL_RCGCGPIO_R10 : GPIO Port L Run Mode Clock Gating Control
bits : 10 - 20 (11 bit)

SYSCTL_RCGCGPIO_R11 : GPIO Port M Run Mode Clock Gating Control
bits : 11 - 22 (12 bit)

SYSCTL_RCGCGPIO_R12 : GPIO Port N Run Mode Clock Gating Control
bits : 12 - 24 (13 bit)

SYSCTL_RCGCGPIO_R13 : GPIO Port P Run Mode Clock Gating Control
bits : 13 - 26 (14 bit)

SYSCTL_RCGCGPIO_R14 : GPIO Port Q Run Mode Clock Gating Control
bits : 14 - 28 (15 bit)


SYSCTLRCGCDMA

Micro Direct Memory Access Run Mode Clock Gating Control
address_offset : 0x60C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLRCGCDMA SYSCTLRCGCDMA read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGCDMA_R0

SYSCTL_RCGCDMA_R0 : uDMA Module Run Mode Clock Gating Control
bits : 0 - 0 (1 bit)


RCGCDMA

Micro Direct Memory Access Run Mode Clock Gating Control
address_offset : 0x60C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

RCGCDMA RCGCDMA read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGCDMA_R0

SYSCTL_RCGCDMA_R0 : uDMA Module Run Mode Clock Gating Control
bits : 0 - 0 (1 bit)


SYSCTLRCGCHIB

Hibernation Run Mode Clock Gating Control
address_offset : 0x614 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLRCGCHIB SYSCTLRCGCHIB read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGCHIB_R0

SYSCTL_RCGCHIB_R0 : Hibernation Module Run Mode Clock Gating Control
bits : 0 - 0 (1 bit)


RCGCHIB

Hibernation Run Mode Clock Gating Control
address_offset : 0x614 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

RCGCHIB RCGCHIB read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGCHIB_R0

SYSCTL_RCGCHIB_R0 : Hibernation Module Run Mode Clock Gating Control
bits : 0 - 0 (1 bit)


SYSCTLRCGCUART

Universal Asynchronous Receiver/Transmitter Run Mode Clock Gating Control
address_offset : 0x618 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLRCGCUART SYSCTLRCGCUART read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGCUART_R0 SYSCTL_RCGCUART_R1 SYSCTL_RCGCUART_R2 SYSCTL_RCGCUART_R3 SYSCTL_RCGCUART_R4 SYSCTL_RCGCUART_R5 SYSCTL_RCGCUART_R6 SYSCTL_RCGCUART_R7

SYSCTL_RCGCUART_R0 : UART Module 0 Run Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_RCGCUART_R1 : UART Module 1 Run Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_RCGCUART_R2 : UART Module 2 Run Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_RCGCUART_R3 : UART Module 3 Run Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_RCGCUART_R4 : UART Module 4 Run Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_RCGCUART_R5 : UART Module 5 Run Mode Clock Gating Control
bits : 5 - 10 (6 bit)

SYSCTL_RCGCUART_R6 : UART Module 6 Run Mode Clock Gating Control
bits : 6 - 12 (7 bit)

SYSCTL_RCGCUART_R7 : UART Module 7 Run Mode Clock Gating Control
bits : 7 - 14 (8 bit)


RCGCUART

Universal Asynchronous Receiver/Transmitter Run Mode Clock Gating Control
address_offset : 0x618 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

RCGCUART RCGCUART read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGCUART_R0 SYSCTL_RCGCUART_R1 SYSCTL_RCGCUART_R2 SYSCTL_RCGCUART_R3 SYSCTL_RCGCUART_R4 SYSCTL_RCGCUART_R5 SYSCTL_RCGCUART_R6 SYSCTL_RCGCUART_R7

SYSCTL_RCGCUART_R0 : UART Module 0 Run Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_RCGCUART_R1 : UART Module 1 Run Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_RCGCUART_R2 : UART Module 2 Run Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_RCGCUART_R3 : UART Module 3 Run Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_RCGCUART_R4 : UART Module 4 Run Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_RCGCUART_R5 : UART Module 5 Run Mode Clock Gating Control
bits : 5 - 10 (6 bit)

SYSCTL_RCGCUART_R6 : UART Module 6 Run Mode Clock Gating Control
bits : 6 - 12 (7 bit)

SYSCTL_RCGCUART_R7 : UART Module 7 Run Mode Clock Gating Control
bits : 7 - 14 (8 bit)


SYSCTLRCGCSSI

Synchronous Serial Interface Run Mode Clock Gating Control
address_offset : 0x61C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLRCGCSSI SYSCTLRCGCSSI read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGCSSI_R0 SYSCTL_RCGCSSI_R1 SYSCTL_RCGCSSI_R2 SYSCTL_RCGCSSI_R3

SYSCTL_RCGCSSI_R0 : SSI Module 0 Run Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_RCGCSSI_R1 : SSI Module 1 Run Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_RCGCSSI_R2 : SSI Module 2 Run Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_RCGCSSI_R3 : SSI Module 3 Run Mode Clock Gating Control
bits : 3 - 6 (4 bit)


RCGCSSI

Synchronous Serial Interface Run Mode Clock Gating Control
address_offset : 0x61C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

RCGCSSI RCGCSSI read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGCSSI_R0 SYSCTL_RCGCSSI_R1 SYSCTL_RCGCSSI_R2 SYSCTL_RCGCSSI_R3

SYSCTL_RCGCSSI_R0 : SSI Module 0 Run Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_RCGCSSI_R1 : SSI Module 1 Run Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_RCGCSSI_R2 : SSI Module 2 Run Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_RCGCSSI_R3 : SSI Module 3 Run Mode Clock Gating Control
bits : 3 - 6 (4 bit)


SYSCTLRCGCI2C

Inter-Integrated Circuit Run Mode Clock Gating Control
address_offset : 0x620 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLRCGCI2C SYSCTLRCGCI2C read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGCI2C_R0 SYSCTL_RCGCI2C_R1 SYSCTL_RCGCI2C_R2 SYSCTL_RCGCI2C_R3 SYSCTL_RCGCI2C_R4 SYSCTL_RCGCI2C_R5

SYSCTL_RCGCI2C_R0 : I2C Module 0 Run Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_RCGCI2C_R1 : I2C Module 1 Run Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_RCGCI2C_R2 : I2C Module 2 Run Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_RCGCI2C_R3 : I2C Module 3 Run Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_RCGCI2C_R4 : I2C Module 4 Run Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_RCGCI2C_R5 : I2C Module 5 Run Mode Clock Gating Control
bits : 5 - 10 (6 bit)


RCGCI2C

Inter-Integrated Circuit Run Mode Clock Gating Control
address_offset : 0x620 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

RCGCI2C RCGCI2C read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGCI2C_R0 SYSCTL_RCGCI2C_R1 SYSCTL_RCGCI2C_R2 SYSCTL_RCGCI2C_R3 SYSCTL_RCGCI2C_R4 SYSCTL_RCGCI2C_R5

SYSCTL_RCGCI2C_R0 : I2C Module 0 Run Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_RCGCI2C_R1 : I2C Module 1 Run Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_RCGCI2C_R2 : I2C Module 2 Run Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_RCGCI2C_R3 : I2C Module 3 Run Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_RCGCI2C_R4 : I2C Module 4 Run Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_RCGCI2C_R5 : I2C Module 5 Run Mode Clock Gating Control
bits : 5 - 10 (6 bit)


SYSCTLRCGCCAN

Controller Area Network Run Mode Clock Gating Control
address_offset : 0x634 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLRCGCCAN SYSCTLRCGCCAN read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGCCAN_R0 SYSCTL_RCGCCAN_R1

SYSCTL_RCGCCAN_R0 : CAN Module 0 Run Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_RCGCCAN_R1 : CAN Module 1 Run Mode Clock Gating Control
bits : 1 - 2 (2 bit)


RCGCCAN

Controller Area Network Run Mode Clock Gating Control
address_offset : 0x634 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

RCGCCAN RCGCCAN read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGCCAN_R0 SYSCTL_RCGCCAN_R1

SYSCTL_RCGCCAN_R0 : CAN Module 0 Run Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_RCGCCAN_R1 : CAN Module 1 Run Mode Clock Gating Control
bits : 1 - 2 (2 bit)


SYSCTLRCGCADC

Analog-to-Digital Converter Run Mode Clock Gating Control
address_offset : 0x638 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLRCGCADC SYSCTLRCGCADC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGCADC_R0 SYSCTL_RCGCADC_R1

SYSCTL_RCGCADC_R0 : ADC Module 0 Run Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_RCGCADC_R1 : ADC Module 1 Run Mode Clock Gating Control
bits : 1 - 2 (2 bit)


RCGCADC

Analog-to-Digital Converter Run Mode Clock Gating Control
address_offset : 0x638 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

RCGCADC RCGCADC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGCADC_R0 SYSCTL_RCGCADC_R1

SYSCTL_RCGCADC_R0 : ADC Module 0 Run Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_RCGCADC_R1 : ADC Module 1 Run Mode Clock Gating Control
bits : 1 - 2 (2 bit)


SYSCTLRCGCACMP

Analog Comparator Run Mode Clock Gating Control
address_offset : 0x63C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLRCGCACMP SYSCTLRCGCACMP read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGCACMP_R0

SYSCTL_RCGCACMP_R0 : Analog Comparator Module Run Mode Clock Gating Control
bits : 0 - 0 (1 bit)


RCGCACMP

Analog Comparator Run Mode Clock Gating Control
address_offset : 0x63C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

RCGCACMP RCGCACMP read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGCACMP_R0

SYSCTL_RCGCACMP_R0 : Analog Comparator Module Run Mode Clock Gating Control
bits : 0 - 0 (1 bit)


SYSCTLRCGCEEPROM

EEPROM Run Mode Clock Gating Control
address_offset : 0x658 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLRCGCEEPROM SYSCTLRCGCEEPROM read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGCEEPROM_R0

SYSCTL_RCGCEEPROM_R0 : EEPROM Module Run Mode Clock Gating Control
bits : 0 - 0 (1 bit)


RCGCEEPROM

EEPROM Run Mode Clock Gating Control
address_offset : 0x658 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

RCGCEEPROM RCGCEEPROM read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGCEEPROM_R0

SYSCTL_RCGCEEPROM_R0 : EEPROM Module Run Mode Clock Gating Control
bits : 0 - 0 (1 bit)


SYSCTLRCGCWTIMER

Wide Timer Run Mode Clock Gating Control
address_offset : 0x65C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLRCGCWTIMER SYSCTLRCGCWTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGCWTIMER_R0 SYSCTL_RCGCWTIMER_R1 SYSCTL_RCGCWTIMER_R2 SYSCTL_RCGCWTIMER_R3 SYSCTL_RCGCWTIMER_R4 SYSCTL_RCGCWTIMER_R5

SYSCTL_RCGCWTIMER_R0 : Wide Timer 0 Run Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_RCGCWTIMER_R1 : Wide Timer 1 Run Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_RCGCWTIMER_R2 : Wide Timer 2 Run Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_RCGCWTIMER_R3 : Wide Timer 3 Run Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_RCGCWTIMER_R4 : Wide Timer 4 Run Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_RCGCWTIMER_R5 : Wide Timer 5 Run Mode Clock Gating Control
bits : 5 - 10 (6 bit)


RCGCWTIMER

Wide Timer Run Mode Clock Gating Control
address_offset : 0x65C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

RCGCWTIMER RCGCWTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCGCWTIMER_R0 SYSCTL_RCGCWTIMER_R1 SYSCTL_RCGCWTIMER_R2 SYSCTL_RCGCWTIMER_R3 SYSCTL_RCGCWTIMER_R4 SYSCTL_RCGCWTIMER_R5

SYSCTL_RCGCWTIMER_R0 : Wide Timer 0 Run Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_RCGCWTIMER_R1 : Wide Timer 1 Run Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_RCGCWTIMER_R2 : Wide Timer 2 Run Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_RCGCWTIMER_R3 : Wide Timer 3 Run Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_RCGCWTIMER_R4 : Wide Timer 4 Run Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_RCGCWTIMER_R5 : Wide Timer 5 Run Mode Clock Gating Control
bits : 5 - 10 (6 bit)


SYSCTLGPIOHBCTL

GPIO High-Performance Bus Control
address_offset : 0x6C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLGPIOHBCTL SYSCTLGPIOHBCTL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_GPIOHBCTL_PORTA SYSCTL_GPIOHBCTL_PORTB SYSCTL_GPIOHBCTL_PORTC SYSCTL_GPIOHBCTL_PORTD SYSCTL_GPIOHBCTL_PORTE SYSCTL_GPIOHBCTL_PORTF

SYSCTL_GPIOHBCTL_PORTA : Port A Advanced High-Performance Bus
bits : 0 - 0 (1 bit)

SYSCTL_GPIOHBCTL_PORTB : Port B Advanced High-Performance Bus
bits : 1 - 2 (2 bit)

SYSCTL_GPIOHBCTL_PORTC : Port C Advanced High-Performance Bus
bits : 2 - 4 (3 bit)

SYSCTL_GPIOHBCTL_PORTD : Port D Advanced High-Performance Bus
bits : 3 - 6 (4 bit)

SYSCTL_GPIOHBCTL_PORTE : Port E Advanced High-Performance Bus
bits : 4 - 8 (5 bit)

SYSCTL_GPIOHBCTL_PORTF : Port F Advanced High-Performance Bus
bits : 5 - 10 (6 bit)


GPIOHBCTL

GPIO High-Performance Bus Control
address_offset : 0x6C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

GPIOHBCTL GPIOHBCTL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_GPIOHBCTL_PORTA SYSCTL_GPIOHBCTL_PORTB SYSCTL_GPIOHBCTL_PORTC SYSCTL_GPIOHBCTL_PORTD SYSCTL_GPIOHBCTL_PORTE SYSCTL_GPIOHBCTL_PORTF

SYSCTL_GPIOHBCTL_PORTA : Port A Advanced High-Performance Bus
bits : 0 - 0 (1 bit)

SYSCTL_GPIOHBCTL_PORTB : Port B Advanced High-Performance Bus
bits : 1 - 2 (2 bit)

SYSCTL_GPIOHBCTL_PORTC : Port C Advanced High-Performance Bus
bits : 2 - 4 (3 bit)

SYSCTL_GPIOHBCTL_PORTD : Port D Advanced High-Performance Bus
bits : 3 - 6 (4 bit)

SYSCTL_GPIOHBCTL_PORTE : Port E Advanced High-Performance Bus
bits : 4 - 8 (5 bit)

SYSCTL_GPIOHBCTL_PORTF : Port F Advanced High-Performance Bus
bits : 5 - 10 (6 bit)


SYSCTLRCC2

Run-Mode Clock Configuration 2
address_offset : 0x70 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLRCC2 SYSCTLRCC2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCC2_OSCSRC2 SYSCTL_RCC2_BYPASS2 SYSCTL_RCC2_PWRDN2 SYSCTL_RCC2_SYSDIV2LSB SYSCTL_RCC2_SYSDIV2 SYSCTL_RCC2_DIV400 SYSCTL_RCC2_USERCC2

SYSCTL_RCC2_OSCSRC2 : Oscillator Source 2
bits : 4 - 10 (7 bit)

Enumeration:

0x0 : SYSCTL_RCC2_OSCSRC2_MO

MOSC

0x1 : SYSCTL_RCC2_OSCSRC2_IO

PIOSC

0x2 : SYSCTL_RCC2_OSCSRC2_IO4

PIOSC/4

0x3 : SYSCTL_RCC2_OSCSRC2_30

30 kHz

0x7 : SYSCTL_RCC2_OSCSRC2_32

32.768 kHz

End of enumeration elements list.

SYSCTL_RCC2_BYPASS2 : PLL Bypass 2
bits : 11 - 22 (12 bit)

SYSCTL_RCC2_PWRDN2 : Power-Down PLL 2
bits : 13 - 26 (14 bit)

SYSCTL_RCC2_SYSDIV2LSB : Additional LSB for SYSDIV2
bits : 22 - 44 (23 bit)

SYSCTL_RCC2_SYSDIV2 : System Clock Divisor 2
bits : 23 - 51 (29 bit)

Enumeration:

0x1 : SYSCTL_RCC2_SYSDIV2_2

System clock /2

0x2 : SYSCTL_RCC2_SYSDIV2_3

System clock /3

0x3 : SYSCTL_RCC2_SYSDIV2_4

System clock /4

0x4 : SYSCTL_RCC2_SYSDIV2_5

System clock /5

0x5 : SYSCTL_RCC2_SYSDIV2_6

System clock /6

0x6 : SYSCTL_RCC2_SYSDIV2_7

System clock /7

0x7 : SYSCTL_RCC2_SYSDIV2_8

System clock /8

0x8 : SYSCTL_RCC2_SYSDIV2_9

System clock /9

0x9 : SYSCTL_RCC2_SYSDIV2_10

System clock /10

0xa : SYSCTL_RCC2_SYSDIV2_11

System clock /11

0xb : SYSCTL_RCC2_SYSDIV2_12

System clock /12

0xc : SYSCTL_RCC2_SYSDIV2_13

System clock /13

0xd : SYSCTL_RCC2_SYSDIV2_14

System clock /14

0xe : SYSCTL_RCC2_SYSDIV2_15

System clock /15

0xf : SYSCTL_RCC2_SYSDIV2_16

System clock /16

0x10 : SYSCTL_RCC2_SYSDIV2_17

System clock /17

0x11 : SYSCTL_RCC2_SYSDIV2_18

System clock /18

0x12 : SYSCTL_RCC2_SYSDIV2_19

System clock /19

0x13 : SYSCTL_RCC2_SYSDIV2_20

System clock /20

0x14 : SYSCTL_RCC2_SYSDIV2_21

System clock /21

0x15 : SYSCTL_RCC2_SYSDIV2_22

System clock /22

0x16 : SYSCTL_RCC2_SYSDIV2_23

System clock /23

0x17 : SYSCTL_RCC2_SYSDIV2_24

System clock /24

0x18 : SYSCTL_RCC2_SYSDIV2_25

System clock /25

0x19 : SYSCTL_RCC2_SYSDIV2_26

System clock /26

0x1a : SYSCTL_RCC2_SYSDIV2_27

System clock /27

0x1b : SYSCTL_RCC2_SYSDIV2_28

System clock /28

0x1c : SYSCTL_RCC2_SYSDIV2_29

System clock /29

0x1d : SYSCTL_RCC2_SYSDIV2_30

System clock /30

0x1e : SYSCTL_RCC2_SYSDIV2_31

System clock /31

0x1f : SYSCTL_RCC2_SYSDIV2_32

System clock /32

0x20 : SYSCTL_RCC2_SYSDIV2_33

System clock /33

0x21 : SYSCTL_RCC2_SYSDIV2_34

System clock /34

0x22 : SYSCTL_RCC2_SYSDIV2_35

System clock /35

0x23 : SYSCTL_RCC2_SYSDIV2_36

System clock /36

0x24 : SYSCTL_RCC2_SYSDIV2_37

System clock /37

0x25 : SYSCTL_RCC2_SYSDIV2_38

System clock /38

0x26 : SYSCTL_RCC2_SYSDIV2_39

System clock /39

0x27 : SYSCTL_RCC2_SYSDIV2_40

System clock /40

0x28 : SYSCTL_RCC2_SYSDIV2_41

System clock /41

0x29 : SYSCTL_RCC2_SYSDIV2_42

System clock /42

0x2a : SYSCTL_RCC2_SYSDIV2_43

System clock /43

0x2b : SYSCTL_RCC2_SYSDIV2_44

System clock /44

0x2c : SYSCTL_RCC2_SYSDIV2_45

System clock /45

0x2d : SYSCTL_RCC2_SYSDIV2_46

System clock /46

0x2e : SYSCTL_RCC2_SYSDIV2_47

System clock /47

0x2f : SYSCTL_RCC2_SYSDIV2_48

System clock /48

0x30 : SYSCTL_RCC2_SYSDIV2_49

System clock /49

0x31 : SYSCTL_RCC2_SYSDIV2_50

System clock /50

0x32 : SYSCTL_RCC2_SYSDIV2_51

System clock /51

0x33 : SYSCTL_RCC2_SYSDIV2_52

System clock /52

0x34 : SYSCTL_RCC2_SYSDIV2_53

System clock /53

0x35 : SYSCTL_RCC2_SYSDIV2_54

System clock /54

0x36 : SYSCTL_RCC2_SYSDIV2_55

System clock /55

0x37 : SYSCTL_RCC2_SYSDIV2_56

System clock /56

0x38 : SYSCTL_RCC2_SYSDIV2_57

System clock /57

0x39 : SYSCTL_RCC2_SYSDIV2_58

System clock /58

0x3a : SYSCTL_RCC2_SYSDIV2_59

System clock /59

0x3b : SYSCTL_RCC2_SYSDIV2_60

System clock /60

0x3c : SYSCTL_RCC2_SYSDIV2_61

System clock /61

0x3d : SYSCTL_RCC2_SYSDIV2_62

System clock /62

0x3e : SYSCTL_RCC2_SYSDIV2_63

System clock /63

0x3f : SYSCTL_RCC2_SYSDIV2_64

System clock /64

End of enumeration elements list.

SYSCTL_RCC2_DIV400 : Divide PLL as 400 MHz vs. 200 MHz
bits : 30 - 60 (31 bit)

SYSCTL_RCC2_USERCC2 : Use RCC2
bits : 31 - 62 (32 bit)


RCC2

Run-Mode Clock Configuration 2
address_offset : 0x70 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

RCC2 RCC2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_RCC2_OSCSRC2 SYSCTL_RCC2_BYPASS2 SYSCTL_RCC2_PWRDN2 SYSCTL_RCC2_SYSDIV2LSB SYSCTL_RCC2_SYSDIV2 SYSCTL_RCC2_DIV400 SYSCTL_RCC2_USERCC2

SYSCTL_RCC2_OSCSRC2 : Oscillator Source 2
bits : 4 - 10 (7 bit)

Enumeration:

0x0 : SYSCTL_RCC2_OSCSRC2_MO

MOSC

0x1 : SYSCTL_RCC2_OSCSRC2_IO

PIOSC

0x2 : SYSCTL_RCC2_OSCSRC2_IO4

PIOSC/4

0x3 : SYSCTL_RCC2_OSCSRC2_30

30 kHz

0x7 : SYSCTL_RCC2_OSCSRC2_32

32.768 kHz

End of enumeration elements list.

SYSCTL_RCC2_BYPASS2 : PLL Bypass 2
bits : 11 - 22 (12 bit)

SYSCTL_RCC2_PWRDN2 : Power-Down PLL 2
bits : 13 - 26 (14 bit)

SYSCTL_RCC2_SYSDIV2LSB : Additional LSB for SYSDIV2
bits : 22 - 44 (23 bit)

SYSCTL_RCC2_SYSDIV2 : System Clock Divisor 2
bits : 23 - 51 (29 bit)

Enumeration:

0x1 : SYSCTL_RCC2_SYSDIV2_2

System clock /2

0x2 : SYSCTL_RCC2_SYSDIV2_3

System clock /3

0x3 : SYSCTL_RCC2_SYSDIV2_4

System clock /4

0x4 : SYSCTL_RCC2_SYSDIV2_5

System clock /5

0x5 : SYSCTL_RCC2_SYSDIV2_6

System clock /6

0x6 : SYSCTL_RCC2_SYSDIV2_7

System clock /7

0x7 : SYSCTL_RCC2_SYSDIV2_8

System clock /8

0x8 : SYSCTL_RCC2_SYSDIV2_9

System clock /9

0x9 : SYSCTL_RCC2_SYSDIV2_10

System clock /10

0xa : SYSCTL_RCC2_SYSDIV2_11

System clock /11

0xb : SYSCTL_RCC2_SYSDIV2_12

System clock /12

0xc : SYSCTL_RCC2_SYSDIV2_13

System clock /13

0xd : SYSCTL_RCC2_SYSDIV2_14

System clock /14

0xe : SYSCTL_RCC2_SYSDIV2_15

System clock /15

0xf : SYSCTL_RCC2_SYSDIV2_16

System clock /16

0x10 : SYSCTL_RCC2_SYSDIV2_17

System clock /17

0x11 : SYSCTL_RCC2_SYSDIV2_18

System clock /18

0x12 : SYSCTL_RCC2_SYSDIV2_19

System clock /19

0x13 : SYSCTL_RCC2_SYSDIV2_20

System clock /20

0x14 : SYSCTL_RCC2_SYSDIV2_21

System clock /21

0x15 : SYSCTL_RCC2_SYSDIV2_22

System clock /22

0x16 : SYSCTL_RCC2_SYSDIV2_23

System clock /23

0x17 : SYSCTL_RCC2_SYSDIV2_24

System clock /24

0x18 : SYSCTL_RCC2_SYSDIV2_25

System clock /25

0x19 : SYSCTL_RCC2_SYSDIV2_26

System clock /26

0x1a : SYSCTL_RCC2_SYSDIV2_27

System clock /27

0x1b : SYSCTL_RCC2_SYSDIV2_28

System clock /28

0x1c : SYSCTL_RCC2_SYSDIV2_29

System clock /29

0x1d : SYSCTL_RCC2_SYSDIV2_30

System clock /30

0x1e : SYSCTL_RCC2_SYSDIV2_31

System clock /31

0x1f : SYSCTL_RCC2_SYSDIV2_32

System clock /32

0x20 : SYSCTL_RCC2_SYSDIV2_33

System clock /33

0x21 : SYSCTL_RCC2_SYSDIV2_34

System clock /34

0x22 : SYSCTL_RCC2_SYSDIV2_35

System clock /35

0x23 : SYSCTL_RCC2_SYSDIV2_36

System clock /36

0x24 : SYSCTL_RCC2_SYSDIV2_37

System clock /37

0x25 : SYSCTL_RCC2_SYSDIV2_38

System clock /38

0x26 : SYSCTL_RCC2_SYSDIV2_39

System clock /39

0x27 : SYSCTL_RCC2_SYSDIV2_40

System clock /40

0x28 : SYSCTL_RCC2_SYSDIV2_41

System clock /41

0x29 : SYSCTL_RCC2_SYSDIV2_42

System clock /42

0x2a : SYSCTL_RCC2_SYSDIV2_43

System clock /43

0x2b : SYSCTL_RCC2_SYSDIV2_44

System clock /44

0x2c : SYSCTL_RCC2_SYSDIV2_45

System clock /45

0x2d : SYSCTL_RCC2_SYSDIV2_46

System clock /46

0x2e : SYSCTL_RCC2_SYSDIV2_47

System clock /47

0x2f : SYSCTL_RCC2_SYSDIV2_48

System clock /48

0x30 : SYSCTL_RCC2_SYSDIV2_49

System clock /49

0x31 : SYSCTL_RCC2_SYSDIV2_50

System clock /50

0x32 : SYSCTL_RCC2_SYSDIV2_51

System clock /51

0x33 : SYSCTL_RCC2_SYSDIV2_52

System clock /52

0x34 : SYSCTL_RCC2_SYSDIV2_53

System clock /53

0x35 : SYSCTL_RCC2_SYSDIV2_54

System clock /54

0x36 : SYSCTL_RCC2_SYSDIV2_55

System clock /55

0x37 : SYSCTL_RCC2_SYSDIV2_56

System clock /56

0x38 : SYSCTL_RCC2_SYSDIV2_57

System clock /57

0x39 : SYSCTL_RCC2_SYSDIV2_58

System clock /58

0x3a : SYSCTL_RCC2_SYSDIV2_59

System clock /59

0x3b : SYSCTL_RCC2_SYSDIV2_60

System clock /60

0x3c : SYSCTL_RCC2_SYSDIV2_61

System clock /61

0x3d : SYSCTL_RCC2_SYSDIV2_62

System clock /62

0x3e : SYSCTL_RCC2_SYSDIV2_63

System clock /63

0x3f : SYSCTL_RCC2_SYSDIV2_64

System clock /64

End of enumeration elements list.

SYSCTL_RCC2_DIV400 : Divide PLL as 400 MHz vs. 200 MHz
bits : 30 - 60 (31 bit)

SYSCTL_RCC2_USERCC2 : Use RCC2
bits : 31 - 62 (32 bit)


SYSCTLSCGCWD

Watchdog Timer Sleep Mode Clock Gating Control
address_offset : 0x700 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSCGCWD SYSCTLSCGCWD read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGCWD_S0 SYSCTL_SCGCWD_S1

SYSCTL_SCGCWD_S0 : Watchdog Timer 0 Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_SCGCWD_S1 : Watchdog Timer 1 Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)


SCGCWD

Watchdog Timer Sleep Mode Clock Gating Control
address_offset : 0x700 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SCGCWD SCGCWD read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGCWD_S0 SYSCTL_SCGCWD_S1

SYSCTL_SCGCWD_S0 : Watchdog Timer 0 Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_SCGCWD_S1 : Watchdog Timer 1 Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)


SYSCTLSCGCTIMER

Timer Sleep Mode Clock Gating Control
address_offset : 0x704 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSCGCTIMER SYSCTLSCGCTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGCTIMER_S0 SYSCTL_SCGCTIMER_S1 SYSCTL_SCGCTIMER_S2 SYSCTL_SCGCTIMER_S3 SYSCTL_SCGCTIMER_S4 SYSCTL_SCGCTIMER_S5

SYSCTL_SCGCTIMER_S0 : Timer 0 Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_SCGCTIMER_S1 : Timer 1 Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_SCGCTIMER_S2 : Timer 2 Sleep Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_SCGCTIMER_S3 : Timer 3 Sleep Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_SCGCTIMER_S4 : Timer 4 Sleep Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_SCGCTIMER_S5 : Timer 5 Sleep Mode Clock Gating Control
bits : 5 - 10 (6 bit)


SCGCTIMER

Timer Sleep Mode Clock Gating Control
address_offset : 0x704 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SCGCTIMER SCGCTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGCTIMER_S0 SYSCTL_SCGCTIMER_S1 SYSCTL_SCGCTIMER_S2 SYSCTL_SCGCTIMER_S3 SYSCTL_SCGCTIMER_S4 SYSCTL_SCGCTIMER_S5

SYSCTL_SCGCTIMER_S0 : Timer 0 Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_SCGCTIMER_S1 : Timer 1 Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_SCGCTIMER_S2 : Timer 2 Sleep Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_SCGCTIMER_S3 : Timer 3 Sleep Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_SCGCTIMER_S4 : Timer 4 Sleep Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_SCGCTIMER_S5 : Timer 5 Sleep Mode Clock Gating Control
bits : 5 - 10 (6 bit)


SYSCTLSCGCGPIO

General-Purpose Input/Output Sleep Mode Clock Gating Control
address_offset : 0x708 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSCGCGPIO SYSCTLSCGCGPIO read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGCGPIO_S0 SYSCTL_SCGCGPIO_S1 SYSCTL_SCGCGPIO_S2 SYSCTL_SCGCGPIO_S3 SYSCTL_SCGCGPIO_S4 SYSCTL_SCGCGPIO_S5 SYSCTL_SCGCGPIO_S6 SYSCTL_SCGCGPIO_S7 SYSCTL_SCGCGPIO_S8 SYSCTL_SCGCGPIO_S9 SYSCTL_SCGCGPIO_S10 SYSCTL_SCGCGPIO_S11 SYSCTL_SCGCGPIO_S12 SYSCTL_SCGCGPIO_S13 SYSCTL_SCGCGPIO_S14

SYSCTL_SCGCGPIO_S0 : GPIO Port A Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_SCGCGPIO_S1 : GPIO Port B Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_SCGCGPIO_S2 : GPIO Port C Sleep Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_SCGCGPIO_S3 : GPIO Port D Sleep Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_SCGCGPIO_S4 : GPIO Port E Sleep Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_SCGCGPIO_S5 : GPIO Port F Sleep Mode Clock Gating Control
bits : 5 - 10 (6 bit)

SYSCTL_SCGCGPIO_S6 : GPIO Port G Sleep Mode Clock Gating Control
bits : 6 - 12 (7 bit)

SYSCTL_SCGCGPIO_S7 : GPIO Port H Sleep Mode Clock Gating Control
bits : 7 - 14 (8 bit)

SYSCTL_SCGCGPIO_S8 : GPIO Port J Sleep Mode Clock Gating Control
bits : 8 - 16 (9 bit)

SYSCTL_SCGCGPIO_S9 : GPIO Port K Sleep Mode Clock Gating Control
bits : 9 - 18 (10 bit)

SYSCTL_SCGCGPIO_S10 : GPIO Port L Sleep Mode Clock Gating Control
bits : 10 - 20 (11 bit)

SYSCTL_SCGCGPIO_S11 : GPIO Port M Sleep Mode Clock Gating Control
bits : 11 - 22 (12 bit)

SYSCTL_SCGCGPIO_S12 : GPIO Port N Sleep Mode Clock Gating Control
bits : 12 - 24 (13 bit)

SYSCTL_SCGCGPIO_S13 : GPIO Port P Sleep Mode Clock Gating Control
bits : 13 - 26 (14 bit)

SYSCTL_SCGCGPIO_S14 : GPIO Port Q Sleep Mode Clock Gating Control
bits : 14 - 28 (15 bit)


SCGCGPIO

General-Purpose Input/Output Sleep Mode Clock Gating Control
address_offset : 0x708 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SCGCGPIO SCGCGPIO read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGCGPIO_S0 SYSCTL_SCGCGPIO_S1 SYSCTL_SCGCGPIO_S2 SYSCTL_SCGCGPIO_S3 SYSCTL_SCGCGPIO_S4 SYSCTL_SCGCGPIO_S5 SYSCTL_SCGCGPIO_S6 SYSCTL_SCGCGPIO_S7 SYSCTL_SCGCGPIO_S8 SYSCTL_SCGCGPIO_S9 SYSCTL_SCGCGPIO_S10 SYSCTL_SCGCGPIO_S11 SYSCTL_SCGCGPIO_S12 SYSCTL_SCGCGPIO_S13 SYSCTL_SCGCGPIO_S14

SYSCTL_SCGCGPIO_S0 : GPIO Port A Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_SCGCGPIO_S1 : GPIO Port B Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_SCGCGPIO_S2 : GPIO Port C Sleep Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_SCGCGPIO_S3 : GPIO Port D Sleep Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_SCGCGPIO_S4 : GPIO Port E Sleep Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_SCGCGPIO_S5 : GPIO Port F Sleep Mode Clock Gating Control
bits : 5 - 10 (6 bit)

SYSCTL_SCGCGPIO_S6 : GPIO Port G Sleep Mode Clock Gating Control
bits : 6 - 12 (7 bit)

SYSCTL_SCGCGPIO_S7 : GPIO Port H Sleep Mode Clock Gating Control
bits : 7 - 14 (8 bit)

SYSCTL_SCGCGPIO_S8 : GPIO Port J Sleep Mode Clock Gating Control
bits : 8 - 16 (9 bit)

SYSCTL_SCGCGPIO_S9 : GPIO Port K Sleep Mode Clock Gating Control
bits : 9 - 18 (10 bit)

SYSCTL_SCGCGPIO_S10 : GPIO Port L Sleep Mode Clock Gating Control
bits : 10 - 20 (11 bit)

SYSCTL_SCGCGPIO_S11 : GPIO Port M Sleep Mode Clock Gating Control
bits : 11 - 22 (12 bit)

SYSCTL_SCGCGPIO_S12 : GPIO Port N Sleep Mode Clock Gating Control
bits : 12 - 24 (13 bit)

SYSCTL_SCGCGPIO_S13 : GPIO Port P Sleep Mode Clock Gating Control
bits : 13 - 26 (14 bit)

SYSCTL_SCGCGPIO_S14 : GPIO Port Q Sleep Mode Clock Gating Control
bits : 14 - 28 (15 bit)


SYSCTLSCGCDMA

Micro Direct Memory Access Sleep Mode Clock Gating Control
address_offset : 0x70C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSCGCDMA SYSCTLSCGCDMA read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGCDMA_S0

SYSCTL_SCGCDMA_S0 : uDMA Module Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)


SCGCDMA

Micro Direct Memory Access Sleep Mode Clock Gating Control
address_offset : 0x70C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SCGCDMA SCGCDMA read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGCDMA_S0

SYSCTL_SCGCDMA_S0 : uDMA Module Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)


SYSCTLSCGCHIB

Hibernation Sleep Mode Clock Gating Control
address_offset : 0x714 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSCGCHIB SYSCTLSCGCHIB read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGCHIB_S0

SYSCTL_SCGCHIB_S0 : Hibernation Module Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)


SCGCHIB

Hibernation Sleep Mode Clock Gating Control
address_offset : 0x714 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SCGCHIB SCGCHIB read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGCHIB_S0

SYSCTL_SCGCHIB_S0 : Hibernation Module Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)


SYSCTLSCGCUART

Universal Asynchronous Receiver/Transmitter Sleep Mode Clock Gating Control
address_offset : 0x718 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSCGCUART SYSCTLSCGCUART read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGCUART_S0 SYSCTL_SCGCUART_S1 SYSCTL_SCGCUART_S2 SYSCTL_SCGCUART_S3 SYSCTL_SCGCUART_S4 SYSCTL_SCGCUART_S5 SYSCTL_SCGCUART_S6 SYSCTL_SCGCUART_S7

SYSCTL_SCGCUART_S0 : UART Module 0 Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_SCGCUART_S1 : UART Module 1 Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_SCGCUART_S2 : UART Module 2 Sleep Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_SCGCUART_S3 : UART Module 3 Sleep Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_SCGCUART_S4 : UART Module 4 Sleep Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_SCGCUART_S5 : UART Module 5 Sleep Mode Clock Gating Control
bits : 5 - 10 (6 bit)

SYSCTL_SCGCUART_S6 : UART Module 6 Sleep Mode Clock Gating Control
bits : 6 - 12 (7 bit)

SYSCTL_SCGCUART_S7 : UART Module 7 Sleep Mode Clock Gating Control
bits : 7 - 14 (8 bit)


SCGCUART

Universal Asynchronous Receiver/Transmitter Sleep Mode Clock Gating Control
address_offset : 0x718 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SCGCUART SCGCUART read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGCUART_S0 SYSCTL_SCGCUART_S1 SYSCTL_SCGCUART_S2 SYSCTL_SCGCUART_S3 SYSCTL_SCGCUART_S4 SYSCTL_SCGCUART_S5 SYSCTL_SCGCUART_S6 SYSCTL_SCGCUART_S7

SYSCTL_SCGCUART_S0 : UART Module 0 Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_SCGCUART_S1 : UART Module 1 Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_SCGCUART_S2 : UART Module 2 Sleep Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_SCGCUART_S3 : UART Module 3 Sleep Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_SCGCUART_S4 : UART Module 4 Sleep Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_SCGCUART_S5 : UART Module 5 Sleep Mode Clock Gating Control
bits : 5 - 10 (6 bit)

SYSCTL_SCGCUART_S6 : UART Module 6 Sleep Mode Clock Gating Control
bits : 6 - 12 (7 bit)

SYSCTL_SCGCUART_S7 : UART Module 7 Sleep Mode Clock Gating Control
bits : 7 - 14 (8 bit)


SYSCTLSCGCSSI

Synchronous Serial Interface Sleep Mode Clock Gating Control
address_offset : 0x71C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSCGCSSI SYSCTLSCGCSSI read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGCSSI_S0 SYSCTL_SCGCSSI_S1 SYSCTL_SCGCSSI_S2 SYSCTL_SCGCSSI_S3

SYSCTL_SCGCSSI_S0 : SSI Module 0 Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_SCGCSSI_S1 : SSI Module 1 Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_SCGCSSI_S2 : SSI Module 2 Sleep Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_SCGCSSI_S3 : SSI Module 3 Sleep Mode Clock Gating Control
bits : 3 - 6 (4 bit)


SCGCSSI

Synchronous Serial Interface Sleep Mode Clock Gating Control
address_offset : 0x71C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SCGCSSI SCGCSSI read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGCSSI_S0 SYSCTL_SCGCSSI_S1 SYSCTL_SCGCSSI_S2 SYSCTL_SCGCSSI_S3

SYSCTL_SCGCSSI_S0 : SSI Module 0 Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_SCGCSSI_S1 : SSI Module 1 Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_SCGCSSI_S2 : SSI Module 2 Sleep Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_SCGCSSI_S3 : SSI Module 3 Sleep Mode Clock Gating Control
bits : 3 - 6 (4 bit)


SYSCTLSCGCI2C

Inter-Integrated Circuit Sleep Mode Clock Gating Control
address_offset : 0x720 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSCGCI2C SYSCTLSCGCI2C read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGCI2C_S0 SYSCTL_SCGCI2C_S1 SYSCTL_SCGCI2C_S2 SYSCTL_SCGCI2C_S3 SYSCTL_SCGCI2C_S4 SYSCTL_SCGCI2C_S5

SYSCTL_SCGCI2C_S0 : I2C Module 0 Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_SCGCI2C_S1 : I2C Module 1 Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_SCGCI2C_S2 : I2C Module 2 Sleep Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_SCGCI2C_S3 : I2C Module 3 Sleep Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_SCGCI2C_S4 : I2C Module 4 Sleep Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_SCGCI2C_S5 : I2C Module 5 Sleep Mode Clock Gating Control
bits : 5 - 10 (6 bit)


SCGCI2C

Inter-Integrated Circuit Sleep Mode Clock Gating Control
address_offset : 0x720 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SCGCI2C SCGCI2C read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGCI2C_S0 SYSCTL_SCGCI2C_S1 SYSCTL_SCGCI2C_S2 SYSCTL_SCGCI2C_S3 SYSCTL_SCGCI2C_S4 SYSCTL_SCGCI2C_S5

SYSCTL_SCGCI2C_S0 : I2C Module 0 Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_SCGCI2C_S1 : I2C Module 1 Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_SCGCI2C_S2 : I2C Module 2 Sleep Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_SCGCI2C_S3 : I2C Module 3 Sleep Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_SCGCI2C_S4 : I2C Module 4 Sleep Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_SCGCI2C_S5 : I2C Module 5 Sleep Mode Clock Gating Control
bits : 5 - 10 (6 bit)


SYSCTLSCGCCAN

Controller Area Network Sleep Mode Clock Gating Control
address_offset : 0x734 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSCGCCAN SYSCTLSCGCCAN read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGCCAN_S0 SYSCTL_SCGCCAN_S1

SYSCTL_SCGCCAN_S0 : CAN Module 0 Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_SCGCCAN_S1 : CAN Module 1 Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)


SCGCCAN

Controller Area Network Sleep Mode Clock Gating Control
address_offset : 0x734 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SCGCCAN SCGCCAN read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGCCAN_S0 SYSCTL_SCGCCAN_S1

SYSCTL_SCGCCAN_S0 : CAN Module 0 Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_SCGCCAN_S1 : CAN Module 1 Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)


SYSCTLSCGCADC

Analog-to-Digital Converter Sleep Mode Clock Gating Control
address_offset : 0x738 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSCGCADC SYSCTLSCGCADC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGCADC_S0 SYSCTL_SCGCADC_S1

SYSCTL_SCGCADC_S0 : ADC Module 0 Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_SCGCADC_S1 : ADC Module 1 Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)


SCGCADC

Analog-to-Digital Converter Sleep Mode Clock Gating Control
address_offset : 0x738 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SCGCADC SCGCADC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGCADC_S0 SYSCTL_SCGCADC_S1

SYSCTL_SCGCADC_S0 : ADC Module 0 Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_SCGCADC_S1 : ADC Module 1 Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)


SYSCTLSCGCACMP

Analog Comparator Sleep Mode Clock Gating Control
address_offset : 0x73C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSCGCACMP SYSCTLSCGCACMP read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGCACMP_S0

SYSCTL_SCGCACMP_S0 : Analog Comparator Module Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)


SCGCACMP

Analog Comparator Sleep Mode Clock Gating Control
address_offset : 0x73C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SCGCACMP SCGCACMP read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGCACMP_S0

SYSCTL_SCGCACMP_S0 : Analog Comparator Module Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)


SYSCTLSCGCEEPROM

EEPROM Sleep Mode Clock Gating Control
address_offset : 0x758 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSCGCEEPROM SYSCTLSCGCEEPROM read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGCEEPROM_S0

SYSCTL_SCGCEEPROM_S0 : EEPROM Module Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)


SCGCEEPROM

EEPROM Sleep Mode Clock Gating Control
address_offset : 0x758 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SCGCEEPROM SCGCEEPROM read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGCEEPROM_S0

SYSCTL_SCGCEEPROM_S0 : EEPROM Module Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)


SYSCTLSCGCWTIMER

Wide Timer Sleep Mode Clock Gating Control
address_offset : 0x75C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLSCGCWTIMER SYSCTLSCGCWTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGCWTIMER_S0 SYSCTL_SCGCWTIMER_S1 SYSCTL_SCGCWTIMER_S2 SYSCTL_SCGCWTIMER_S3 SYSCTL_SCGCWTIMER_S4 SYSCTL_SCGCWTIMER_S5

SYSCTL_SCGCWTIMER_S0 : Wide Timer 0 Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_SCGCWTIMER_S1 : Wide Timer 1 Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_SCGCWTIMER_S2 : Wide Timer 2 Sleep Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_SCGCWTIMER_S3 : Wide Timer 3 Sleep Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_SCGCWTIMER_S4 : Wide Timer 4 Sleep Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_SCGCWTIMER_S5 : Wide Timer 5 Sleep Mode Clock Gating Control
bits : 5 - 10 (6 bit)


SCGCWTIMER

Wide Timer Sleep Mode Clock Gating Control
address_offset : 0x75C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SCGCWTIMER SCGCWTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_SCGCWTIMER_S0 SYSCTL_SCGCWTIMER_S1 SYSCTL_SCGCWTIMER_S2 SYSCTL_SCGCWTIMER_S3 SYSCTL_SCGCWTIMER_S4 SYSCTL_SCGCWTIMER_S5

SYSCTL_SCGCWTIMER_S0 : Wide Timer 0 Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_SCGCWTIMER_S1 : Wide Timer 1 Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_SCGCWTIMER_S2 : Wide Timer 2 Sleep Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_SCGCWTIMER_S3 : Wide Timer 3 Sleep Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_SCGCWTIMER_S4 : Wide Timer 4 Sleep Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_SCGCWTIMER_S5 : Wide Timer 5 Sleep Mode Clock Gating Control
bits : 5 - 10 (6 bit)


SYSCTLMOSCCTL

Main Oscillator Control
address_offset : 0x7C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLMOSCCTL SYSCTLMOSCCTL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_MOSCCTL_CVAL SYSCTL_MOSCCTL_MOSCIM SYSCTL_MOSCCTL_NOXTAL

SYSCTL_MOSCCTL_CVAL : Clock Validation for MOSC
bits : 0 - 0 (1 bit)

SYSCTL_MOSCCTL_MOSCIM : MOSC Failure Action
bits : 1 - 2 (2 bit)

SYSCTL_MOSCCTL_NOXTAL : No Crystal Connected
bits : 2 - 4 (3 bit)


MOSCCTL

Main Oscillator Control
address_offset : 0x7C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

MOSCCTL MOSCCTL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_MOSCCTL_CVAL SYSCTL_MOSCCTL_MOSCIM SYSCTL_MOSCCTL_NOXTAL

SYSCTL_MOSCCTL_CVAL : Clock Validation for MOSC
bits : 0 - 0 (1 bit)

SYSCTL_MOSCCTL_MOSCIM : MOSC Failure Action
bits : 1 - 2 (2 bit)

SYSCTL_MOSCCTL_NOXTAL : No Crystal Connected
bits : 2 - 4 (3 bit)


SYSCTLDC0

Device Capabilities 0
address_offset : 0x8 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDC0 SYSCTLDC0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DC0_FLASHSZ SYSCTL_DC0_SRAMSZ

SYSCTL_DC0_FLASHSZ : Flash Size
bits : 0 - 15 (16 bit)

Enumeration:

0x3 : SYSCTL_DC0_FLASHSZ_8KB

8 KB of Flash

0x7 : SYSCTL_DC0_FLASHSZ_16KB

16 KB of Flash

0xf : SYSCTL_DC0_FLASHSZ_32KB

32 KB of Flash

0x1f : SYSCTL_DC0_FLASHSZ_64KB

64 KB of Flash

0x2f : SYSCTL_DC0_FLASHSZ_96KB

96 KB of Flash

0x3f : SYSCTL_DC0_FLASHSZ_128K

128 KB of Flash

0x5f : SYSCTL_DC0_FLASHSZ_192K

192 KB of Flash

0x7f : SYSCTL_DC0_FLASHSZ_256K

256 KB of Flash

End of enumeration elements list.

SYSCTL_DC0_SRAMSZ : SRAM Size
bits : 16 - 47 (32 bit)

Enumeration:

0x7 : SYSCTL_DC0_SRAMSZ_2KB

2 KB of SRAM

0xf : SYSCTL_DC0_SRAMSZ_4KB

4 KB of SRAM

0x17 : SYSCTL_DC0_SRAMSZ_6KB

6 KB of SRAM

0x1f : SYSCTL_DC0_SRAMSZ_8KB

8 KB of SRAM

0x2f : SYSCTL_DC0_SRAMSZ_12KB

12 KB of SRAM

0x3f : SYSCTL_DC0_SRAMSZ_16KB

16 KB of SRAM

0x4f : SYSCTL_DC0_SRAMSZ_20KB

20 KB of SRAM

0x5f : SYSCTL_DC0_SRAMSZ_24KB

24 KB of SRAM

0x7f : SYSCTL_DC0_SRAMSZ_32KB

32 KB of SRAM

End of enumeration elements list.


DC0

Device Capabilities 0
address_offset : 0x8 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DC0 DC0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DC0_FLASHSZ SYSCTL_DC0_SRAMSZ

SYSCTL_DC0_FLASHSZ : Flash Size
bits : 0 - 15 (16 bit)

Enumeration:

0x3 : SYSCTL_DC0_FLASHSZ_8KB

8 KB of Flash

0x7 : SYSCTL_DC0_FLASHSZ_16KB

16 KB of Flash

0xf : SYSCTL_DC0_FLASHSZ_32KB

32 KB of Flash

0x1f : SYSCTL_DC0_FLASHSZ_64KB

64 KB of Flash

0x2f : SYSCTL_DC0_FLASHSZ_96KB

96 KB of Flash

0x3f : SYSCTL_DC0_FLASHSZ_128K

128 KB of Flash

0x5f : SYSCTL_DC0_FLASHSZ_192K

192 KB of Flash

0x7f : SYSCTL_DC0_FLASHSZ_256K

256 KB of Flash

End of enumeration elements list.

SYSCTL_DC0_SRAMSZ : SRAM Size
bits : 16 - 47 (32 bit)

Enumeration:

0x7 : SYSCTL_DC0_SRAMSZ_2KB

2 KB of SRAM

0xf : SYSCTL_DC0_SRAMSZ_4KB

4 KB of SRAM

0x17 : SYSCTL_DC0_SRAMSZ_6KB

6 KB of SRAM

0x1f : SYSCTL_DC0_SRAMSZ_8KB

8 KB of SRAM

0x2f : SYSCTL_DC0_SRAMSZ_12KB

12 KB of SRAM

0x3f : SYSCTL_DC0_SRAMSZ_16KB

16 KB of SRAM

0x4f : SYSCTL_DC0_SRAMSZ_20KB

20 KB of SRAM

0x5f : SYSCTL_DC0_SRAMSZ_24KB

24 KB of SRAM

0x7f : SYSCTL_DC0_SRAMSZ_32KB

32 KB of SRAM

End of enumeration elements list.


SYSCTLDCGCWD

Watchdog Timer Deep-Sleep Mode Clock Gating Control
address_offset : 0x800 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDCGCWD SYSCTLDCGCWD read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGCWD_D0 SYSCTL_DCGCWD_D1

SYSCTL_DCGCWD_D0 : Watchdog Timer 0 Deep-Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_DCGCWD_D1 : Watchdog Timer 1 Deep-Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)


DCGCWD

Watchdog Timer Deep-Sleep Mode Clock Gating Control
address_offset : 0x800 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DCGCWD DCGCWD read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGCWD_D0 SYSCTL_DCGCWD_D1

SYSCTL_DCGCWD_D0 : Watchdog Timer 0 Deep-Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_DCGCWD_D1 : Watchdog Timer 1 Deep-Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)


SYSCTLDCGCTIMER

Timer Deep-Sleep Mode Clock Gating Control
address_offset : 0x804 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDCGCTIMER SYSCTLDCGCTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGCTIMER_D0 SYSCTL_DCGCTIMER_D1 SYSCTL_DCGCTIMER_D2 SYSCTL_DCGCTIMER_D3 SYSCTL_DCGCTIMER_D4 SYSCTL_DCGCTIMER_D5

SYSCTL_DCGCTIMER_D0 : Timer 0 Deep-Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_DCGCTIMER_D1 : Timer 1 Deep-Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_DCGCTIMER_D2 : Timer 2 Deep-Sleep Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_DCGCTIMER_D3 : Timer 3 Deep-Sleep Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_DCGCTIMER_D4 : Timer 4 Deep-Sleep Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_DCGCTIMER_D5 : Timer 5 Deep-Sleep Mode Clock Gating Control
bits : 5 - 10 (6 bit)


DCGCTIMER

Timer Deep-Sleep Mode Clock Gating Control
address_offset : 0x804 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DCGCTIMER DCGCTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGCTIMER_D0 SYSCTL_DCGCTIMER_D1 SYSCTL_DCGCTIMER_D2 SYSCTL_DCGCTIMER_D3 SYSCTL_DCGCTIMER_D4 SYSCTL_DCGCTIMER_D5

SYSCTL_DCGCTIMER_D0 : Timer 0 Deep-Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_DCGCTIMER_D1 : Timer 1 Deep-Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_DCGCTIMER_D2 : Timer 2 Deep-Sleep Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_DCGCTIMER_D3 : Timer 3 Deep-Sleep Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_DCGCTIMER_D4 : Timer 4 Deep-Sleep Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_DCGCTIMER_D5 : Timer 5 Deep-Sleep Mode Clock Gating Control
bits : 5 - 10 (6 bit)


SYSCTLDCGCGPIO

General-Purpose Input/Output Deep-Sleep Mode Clock Gating Control
address_offset : 0x808 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDCGCGPIO SYSCTLDCGCGPIO read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGCGPIO_D0 SYSCTL_DCGCGPIO_D1 SYSCTL_DCGCGPIO_D2 SYSCTL_DCGCGPIO_D3 SYSCTL_DCGCGPIO_D4 SYSCTL_DCGCGPIO_D5 SYSCTL_DCGCGPIO_D6 SYSCTL_DCGCGPIO_D7 SYSCTL_DCGCGPIO_D8 SYSCTL_DCGCGPIO_D9 SYSCTL_DCGCGPIO_D10 SYSCTL_DCGCGPIO_D11 SYSCTL_DCGCGPIO_D12 SYSCTL_DCGCGPIO_D13 SYSCTL_DCGCGPIO_D14

SYSCTL_DCGCGPIO_D0 : GPIO Port A Deep-Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_DCGCGPIO_D1 : GPIO Port B Deep-Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_DCGCGPIO_D2 : GPIO Port C Deep-Sleep Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_DCGCGPIO_D3 : GPIO Port D Deep-Sleep Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_DCGCGPIO_D4 : GPIO Port E Deep-Sleep Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_DCGCGPIO_D5 : GPIO Port F Deep-Sleep Mode Clock Gating Control
bits : 5 - 10 (6 bit)

SYSCTL_DCGCGPIO_D6 : GPIO Port G Deep-Sleep Mode Clock Gating Control
bits : 6 - 12 (7 bit)

SYSCTL_DCGCGPIO_D7 : 0Mode Clock Gating Control
bits : 7 - 14 (8 bit)

SYSCTL_DCGCGPIO_D8 : GPIO Port J Deep-Sleep Mode Clock Gating Control
bits : 8 - 16 (9 bit)

SYSCTL_DCGCGPIO_D9 : GPIO Port K Deep-Sleep Mode Clock Gating Control
bits : 9 - 18 (10 bit)

SYSCTL_DCGCGPIO_D10 : GPIO Port L Deep-Sleep Mode Clock Gating Control
bits : 10 - 20 (11 bit)

SYSCTL_DCGCGPIO_D11 : GPIO Port M Deep-Sleep Mode Clock Gating Control
bits : 11 - 22 (12 bit)

SYSCTL_DCGCGPIO_D12 : GPIO Port N Deep-Sleep Mode Clock Gating Control
bits : 12 - 24 (13 bit)

SYSCTL_DCGCGPIO_D13 : GPIO Port P Deep-Sleep Mode Clock Gating Control
bits : 13 - 26 (14 bit)

SYSCTL_DCGCGPIO_D14 : GPIO Port Q Deep-Sleep Mode Clock Gating Control
bits : 14 - 28 (15 bit)


DCGCGPIO

General-Purpose Input/Output Deep-Sleep Mode Clock Gating Control
address_offset : 0x808 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DCGCGPIO DCGCGPIO read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGCGPIO_D0 SYSCTL_DCGCGPIO_D1 SYSCTL_DCGCGPIO_D2 SYSCTL_DCGCGPIO_D3 SYSCTL_DCGCGPIO_D4 SYSCTL_DCGCGPIO_D5 SYSCTL_DCGCGPIO_D6 SYSCTL_DCGCGPIO_D7 SYSCTL_DCGCGPIO_D8 SYSCTL_DCGCGPIO_D9 SYSCTL_DCGCGPIO_D10 SYSCTL_DCGCGPIO_D11 SYSCTL_DCGCGPIO_D12 SYSCTL_DCGCGPIO_D13 SYSCTL_DCGCGPIO_D14

SYSCTL_DCGCGPIO_D0 : GPIO Port A Deep-Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_DCGCGPIO_D1 : GPIO Port B Deep-Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_DCGCGPIO_D2 : GPIO Port C Deep-Sleep Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_DCGCGPIO_D3 : GPIO Port D Deep-Sleep Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_DCGCGPIO_D4 : GPIO Port E Deep-Sleep Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_DCGCGPIO_D5 : GPIO Port F Deep-Sleep Mode Clock Gating Control
bits : 5 - 10 (6 bit)

SYSCTL_DCGCGPIO_D6 : GPIO Port G Deep-Sleep Mode Clock Gating Control
bits : 6 - 12 (7 bit)

SYSCTL_DCGCGPIO_D7 : 0Mode Clock Gating Control
bits : 7 - 14 (8 bit)

SYSCTL_DCGCGPIO_D8 : GPIO Port J Deep-Sleep Mode Clock Gating Control
bits : 8 - 16 (9 bit)

SYSCTL_DCGCGPIO_D9 : GPIO Port K Deep-Sleep Mode Clock Gating Control
bits : 9 - 18 (10 bit)

SYSCTL_DCGCGPIO_D10 : GPIO Port L Deep-Sleep Mode Clock Gating Control
bits : 10 - 20 (11 bit)

SYSCTL_DCGCGPIO_D11 : GPIO Port M Deep-Sleep Mode Clock Gating Control
bits : 11 - 22 (12 bit)

SYSCTL_DCGCGPIO_D12 : GPIO Port N Deep-Sleep Mode Clock Gating Control
bits : 12 - 24 (13 bit)

SYSCTL_DCGCGPIO_D13 : GPIO Port P Deep-Sleep Mode Clock Gating Control
bits : 13 - 26 (14 bit)

SYSCTL_DCGCGPIO_D14 : GPIO Port Q Deep-Sleep Mode Clock Gating Control
bits : 14 - 28 (15 bit)


SYSCTLDCGCDMA

Micro Direct Memory Access Deep-Sleep Mode Clock Gating Control
address_offset : 0x80C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDCGCDMA SYSCTLDCGCDMA read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGCDMA_D0

SYSCTL_DCGCDMA_D0 : uDMA Module Deep-Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)


DCGCDMA

Micro Direct Memory Access Deep-Sleep Mode Clock Gating Control
address_offset : 0x80C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DCGCDMA DCGCDMA read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGCDMA_D0

SYSCTL_DCGCDMA_D0 : uDMA Module Deep-Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)


SYSCTLDCGCHIB

Hibernation Deep-Sleep Mode Clock Gating Control
address_offset : 0x814 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDCGCHIB SYSCTLDCGCHIB read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGCHIB_D0

SYSCTL_DCGCHIB_D0 : Hibernation Module Deep-Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)


DCGCHIB

Hibernation Deep-Sleep Mode Clock Gating Control
address_offset : 0x814 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DCGCHIB DCGCHIB read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGCHIB_D0

SYSCTL_DCGCHIB_D0 : Hibernation Module Deep-Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)


SYSCTLDCGCUART

Universal Asynchronous Receiver/Transmitter Deep-Sleep Mode Clock Gating Control
address_offset : 0x818 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDCGCUART SYSCTLDCGCUART read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGCUART_D0 SYSCTL_DCGCUART_D1 SYSCTL_DCGCUART_D2 SYSCTL_DCGCUART_D3 SYSCTL_DCGCUART_D4 SYSCTL_DCGCUART_D5 SYSCTL_DCGCUART_D6 SYSCTL_DCGCUART_D7

SYSCTL_DCGCUART_D0 : UART Module 0 Deep-Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_DCGCUART_D1 : UART Module 1 Deep-Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_DCGCUART_D2 : UART Module 2 Deep-Sleep Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_DCGCUART_D3 : UART Module 3 Deep-Sleep Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_DCGCUART_D4 : UART Module 4 Deep-Sleep Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_DCGCUART_D5 : UART Module 5 Deep-Sleep Mode Clock Gating Control
bits : 5 - 10 (6 bit)

SYSCTL_DCGCUART_D6 : UART Module 6 Deep-Sleep Mode Clock Gating Control
bits : 6 - 12 (7 bit)

SYSCTL_DCGCUART_D7 : UART Module 7 Deep-Sleep Mode Clock Gating Control
bits : 7 - 14 (8 bit)


DCGCUART

Universal Asynchronous Receiver/Transmitter Deep-Sleep Mode Clock Gating Control
address_offset : 0x818 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DCGCUART DCGCUART read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGCUART_D0 SYSCTL_DCGCUART_D1 SYSCTL_DCGCUART_D2 SYSCTL_DCGCUART_D3 SYSCTL_DCGCUART_D4 SYSCTL_DCGCUART_D5 SYSCTL_DCGCUART_D6 SYSCTL_DCGCUART_D7

SYSCTL_DCGCUART_D0 : UART Module 0 Deep-Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_DCGCUART_D1 : UART Module 1 Deep-Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_DCGCUART_D2 : UART Module 2 Deep-Sleep Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_DCGCUART_D3 : UART Module 3 Deep-Sleep Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_DCGCUART_D4 : UART Module 4 Deep-Sleep Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_DCGCUART_D5 : UART Module 5 Deep-Sleep Mode Clock Gating Control
bits : 5 - 10 (6 bit)

SYSCTL_DCGCUART_D6 : UART Module 6 Deep-Sleep Mode Clock Gating Control
bits : 6 - 12 (7 bit)

SYSCTL_DCGCUART_D7 : UART Module 7 Deep-Sleep Mode Clock Gating Control
bits : 7 - 14 (8 bit)


SYSCTLDCGCSSI

Synchronous Serial Interface Deep-Sleep Mode Clock Gating Control
address_offset : 0x81C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDCGCSSI SYSCTLDCGCSSI read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGCSSI_D0 SYSCTL_DCGCSSI_D1 SYSCTL_DCGCSSI_D2 SYSCTL_DCGCSSI_D3

SYSCTL_DCGCSSI_D0 : SSI Module 0 Deep-Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_DCGCSSI_D1 : SSI Module 1 Deep-Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_DCGCSSI_D2 : SSI Module 2 Deep-Sleep Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_DCGCSSI_D3 : SSI Module 3 Deep-Sleep Mode Clock Gating Control
bits : 3 - 6 (4 bit)


DCGCSSI

Synchronous Serial Interface Deep-Sleep Mode Clock Gating Control
address_offset : 0x81C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DCGCSSI DCGCSSI read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGCSSI_D0 SYSCTL_DCGCSSI_D1 SYSCTL_DCGCSSI_D2 SYSCTL_DCGCSSI_D3

SYSCTL_DCGCSSI_D0 : SSI Module 0 Deep-Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_DCGCSSI_D1 : SSI Module 1 Deep-Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_DCGCSSI_D2 : SSI Module 2 Deep-Sleep Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_DCGCSSI_D3 : SSI Module 3 Deep-Sleep Mode Clock Gating Control
bits : 3 - 6 (4 bit)


SYSCTLDCGCI2C

Inter-Integrated Circuit Deep-Sleep Mode Clock Gating Control
address_offset : 0x820 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDCGCI2C SYSCTLDCGCI2C read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGCI2C_D0 SYSCTL_DCGCI2C_D1 SYSCTL_DCGCI2C_D2 SYSCTL_DCGCI2C_D3 SYSCTL_DCGCI2C_D4 SYSCTL_DCGCI2C_D5

SYSCTL_DCGCI2C_D0 : I2C Module 0 Deep-Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_DCGCI2C_D1 : I2C Module 1 Deep-Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_DCGCI2C_D2 : I2C Module 2 Deep-Sleep Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_DCGCI2C_D3 : I2C Module 3 Deep-Sleep Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_DCGCI2C_D4 : I2C Module 4 Deep-Sleep Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_DCGCI2C_D5 : I2C Module 5 Deep-Sleep Mode Clock Gating Control
bits : 5 - 10 (6 bit)


DCGCI2C

Inter-Integrated Circuit Deep-Sleep Mode Clock Gating Control
address_offset : 0x820 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DCGCI2C DCGCI2C read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGCI2C_D0 SYSCTL_DCGCI2C_D1 SYSCTL_DCGCI2C_D2 SYSCTL_DCGCI2C_D3 SYSCTL_DCGCI2C_D4 SYSCTL_DCGCI2C_D5

SYSCTL_DCGCI2C_D0 : I2C Module 0 Deep-Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_DCGCI2C_D1 : I2C Module 1 Deep-Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_DCGCI2C_D2 : I2C Module 2 Deep-Sleep Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_DCGCI2C_D3 : I2C Module 3 Deep-Sleep Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_DCGCI2C_D4 : I2C Module 4 Deep-Sleep Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_DCGCI2C_D5 : I2C Module 5 Deep-Sleep Mode Clock Gating Control
bits : 5 - 10 (6 bit)


SYSCTLDCGCCAN

Controller Area Network Deep-Sleep Mode Clock Gating Control
address_offset : 0x834 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDCGCCAN SYSCTLDCGCCAN read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGCCAN_D0 SYSCTL_DCGCCAN_D1

SYSCTL_DCGCCAN_D0 : CAN Module 0 Deep-Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_DCGCCAN_D1 : CAN Module 1 Deep-Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)


DCGCCAN

Controller Area Network Deep-Sleep Mode Clock Gating Control
address_offset : 0x834 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DCGCCAN DCGCCAN read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGCCAN_D0 SYSCTL_DCGCCAN_D1

SYSCTL_DCGCCAN_D0 : CAN Module 0 Deep-Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_DCGCCAN_D1 : CAN Module 1 Deep-Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)


SYSCTLDCGCADC

Analog-to-Digital Converter Deep-Sleep Mode Clock Gating Control
address_offset : 0x838 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDCGCADC SYSCTLDCGCADC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGCADC_D0 SYSCTL_DCGCADC_D1

SYSCTL_DCGCADC_D0 : ADC Module 0 Deep-Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_DCGCADC_D1 : ADC Module 1 Deep-Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)


DCGCADC

Analog-to-Digital Converter Deep-Sleep Mode Clock Gating Control
address_offset : 0x838 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DCGCADC DCGCADC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGCADC_D0 SYSCTL_DCGCADC_D1

SYSCTL_DCGCADC_D0 : ADC Module 0 Deep-Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_DCGCADC_D1 : ADC Module 1 Deep-Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)


SYSCTLDCGCACMP

Analog Comparator Deep-Sleep Mode Clock Gating Control
address_offset : 0x83C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDCGCACMP SYSCTLDCGCACMP read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGCACMP_D0

SYSCTL_DCGCACMP_D0 : Analog Comparator Module Deep-Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)


DCGCACMP

Analog Comparator Deep-Sleep Mode Clock Gating Control
address_offset : 0x83C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DCGCACMP DCGCACMP read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGCACMP_D0

SYSCTL_DCGCACMP_D0 : Analog Comparator Module Deep-Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)


SYSCTLDCGCEEPROM

EEPROM Deep-Sleep Mode Clock Gating Control
address_offset : 0x858 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDCGCEEPROM SYSCTLDCGCEEPROM read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGCEEPROM_D0

SYSCTL_DCGCEEPROM_D0 : EEPROM Module Deep-Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)


DCGCEEPROM

EEPROM Deep-Sleep Mode Clock Gating Control
address_offset : 0x858 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DCGCEEPROM DCGCEEPROM read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGCEEPROM_D0

SYSCTL_DCGCEEPROM_D0 : EEPROM Module Deep-Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)


SYSCTLDCGCWTIMER

Wide Timer Deep-Sleep Mode Clock Gating Control
address_offset : 0x85C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLDCGCWTIMER SYSCTLDCGCWTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGCWTIMER_D0 SYSCTL_DCGCWTIMER_D1 SYSCTL_DCGCWTIMER_D2 SYSCTL_DCGCWTIMER_D3 SYSCTL_DCGCWTIMER_D4 SYSCTL_DCGCWTIMER_D5

SYSCTL_DCGCWTIMER_D0 : Wide Timer 0 Deep-Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_DCGCWTIMER_D1 : Wide Timer 1 Deep-Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_DCGCWTIMER_D2 : Wide Timer 2 Deep-Sleep Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_DCGCWTIMER_D3 : Wide Timer 3 Deep-Sleep Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_DCGCWTIMER_D4 : Wide Timer 4 Deep-Sleep Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_DCGCWTIMER_D5 : Wide Timer 5 Deep-Sleep Mode Clock Gating Control
bits : 5 - 10 (6 bit)


DCGCWTIMER

Wide Timer Deep-Sleep Mode Clock Gating Control
address_offset : 0x85C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DCGCWTIMER DCGCWTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_DCGCWTIMER_D0 SYSCTL_DCGCWTIMER_D1 SYSCTL_DCGCWTIMER_D2 SYSCTL_DCGCWTIMER_D3 SYSCTL_DCGCWTIMER_D4 SYSCTL_DCGCWTIMER_D5

SYSCTL_DCGCWTIMER_D0 : Wide Timer 0 Deep-Sleep Mode Clock Gating Control
bits : 0 - 0 (1 bit)

SYSCTL_DCGCWTIMER_D1 : Wide Timer 1 Deep-Sleep Mode Clock Gating Control
bits : 1 - 2 (2 bit)

SYSCTL_DCGCWTIMER_D2 : Wide Timer 2 Deep-Sleep Mode Clock Gating Control
bits : 2 - 4 (3 bit)

SYSCTL_DCGCWTIMER_D3 : Wide Timer 3 Deep-Sleep Mode Clock Gating Control
bits : 3 - 6 (4 bit)

SYSCTL_DCGCWTIMER_D4 : Wide Timer 4 Deep-Sleep Mode Clock Gating Control
bits : 4 - 8 (5 bit)

SYSCTL_DCGCWTIMER_D5 : Wide Timer 5 Deep-Sleep Mode Clock Gating Control
bits : 5 - 10 (6 bit)


SYSCTLPCWD

Watchdog Timer Power Control
address_offset : 0x900 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPCWD SYSCTLPCWD read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PCWD_P0 SYSCTL_PCWD_P1

SYSCTL_PCWD_P0 : Watchdog Timer 0 Power Control
bits : 0 - 0 (1 bit)

SYSCTL_PCWD_P1 : Watchdog Timer 1 Power Control
bits : 1 - 2 (2 bit)


PCWD

Watchdog Timer Power Control
address_offset : 0x900 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PCWD PCWD read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PCWD_P0 SYSCTL_PCWD_P1

SYSCTL_PCWD_P0 : Watchdog Timer 0 Power Control
bits : 0 - 0 (1 bit)

SYSCTL_PCWD_P1 : Watchdog Timer 1 Power Control
bits : 1 - 2 (2 bit)


SYSCTLPCTIMER

Timer Power Control
address_offset : 0x904 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPCTIMER SYSCTLPCTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PCTIMER_P0 SYSCTL_PCTIMER_P1 SYSCTL_PCTIMER_P2 SYSCTL_PCTIMER_P3 SYSCTL_PCTIMER_P4 SYSCTL_PCTIMER_P5

SYSCTL_PCTIMER_P0 : Timer 0 Power Control
bits : 0 - 0 (1 bit)

SYSCTL_PCTIMER_P1 : Timer 1 Power Control
bits : 1 - 2 (2 bit)

SYSCTL_PCTIMER_P2 : Timer 2 Power Control
bits : 2 - 4 (3 bit)

SYSCTL_PCTIMER_P3 : Timer 3 Power Control
bits : 3 - 6 (4 bit)

SYSCTL_PCTIMER_P4 : Timer 4 Power Control
bits : 4 - 8 (5 bit)

SYSCTL_PCTIMER_P5 : Timer 5 Power Control
bits : 5 - 10 (6 bit)


PCTIMER

Timer Power Control
address_offset : 0x904 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PCTIMER PCTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PCTIMER_P0 SYSCTL_PCTIMER_P1 SYSCTL_PCTIMER_P2 SYSCTL_PCTIMER_P3 SYSCTL_PCTIMER_P4 SYSCTL_PCTIMER_P5

SYSCTL_PCTIMER_P0 : Timer 0 Power Control
bits : 0 - 0 (1 bit)

SYSCTL_PCTIMER_P1 : Timer 1 Power Control
bits : 1 - 2 (2 bit)

SYSCTL_PCTIMER_P2 : Timer 2 Power Control
bits : 2 - 4 (3 bit)

SYSCTL_PCTIMER_P3 : Timer 3 Power Control
bits : 3 - 6 (4 bit)

SYSCTL_PCTIMER_P4 : Timer 4 Power Control
bits : 4 - 8 (5 bit)

SYSCTL_PCTIMER_P5 : Timer 5 Power Control
bits : 5 - 10 (6 bit)


SYSCTLPCGPIO

General-Purpose Input/Output Power Control
address_offset : 0x908 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPCGPIO SYSCTLPCGPIO read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PCGPIO_P0 SYSCTL_PCGPIO_P1 SYSCTL_PCGPIO_P2 SYSCTL_PCGPIO_P3 SYSCTL_PCGPIO_P4 SYSCTL_PCGPIO_P5 SYSCTL_PCGPIO_P6 SYSCTL_PCGPIO_P7 SYSCTL_PCGPIO_P8 SYSCTL_PCGPIO_P9 SYSCTL_PCGPIO_P10 SYSCTL_PCGPIO_P11 SYSCTL_PCGPIO_P12 SYSCTL_PCGPIO_P13 SYSCTL_PCGPIO_P14

SYSCTL_PCGPIO_P0 : GPIO Port A Power Control
bits : 0 - 0 (1 bit)

SYSCTL_PCGPIO_P1 : GPIO Port B Power Control
bits : 1 - 2 (2 bit)

SYSCTL_PCGPIO_P2 : GPIO Port C Power Control
bits : 2 - 4 (3 bit)

SYSCTL_PCGPIO_P3 : GPIO Port D Power Control
bits : 3 - 6 (4 bit)

SYSCTL_PCGPIO_P4 : GPIO Port E Power Control
bits : 4 - 8 (5 bit)

SYSCTL_PCGPIO_P5 : GPIO Port F Power Control
bits : 5 - 10 (6 bit)

SYSCTL_PCGPIO_P6 : GPIO Port G Power Control
bits : 6 - 12 (7 bit)

SYSCTL_PCGPIO_P7 : GPIO Port H Power Control
bits : 7 - 14 (8 bit)

SYSCTL_PCGPIO_P8 : GPIO Port J Power Control
bits : 8 - 16 (9 bit)

SYSCTL_PCGPIO_P9 : GPIO Port K Power Control
bits : 9 - 18 (10 bit)

SYSCTL_PCGPIO_P10 : GPIO Port L Power Control
bits : 10 - 20 (11 bit)

SYSCTL_PCGPIO_P11 : GPIO Port M Power Control
bits : 11 - 22 (12 bit)

SYSCTL_PCGPIO_P12 : GPIO Port N Power Control
bits : 12 - 24 (13 bit)

SYSCTL_PCGPIO_P13 : GPIO Port P Power Control
bits : 13 - 26 (14 bit)

SYSCTL_PCGPIO_P14 : GPIO Port Q Power Control
bits : 14 - 28 (15 bit)


PCGPIO

General-Purpose Input/Output Power Control
address_offset : 0x908 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PCGPIO PCGPIO read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PCGPIO_P0 SYSCTL_PCGPIO_P1 SYSCTL_PCGPIO_P2 SYSCTL_PCGPIO_P3 SYSCTL_PCGPIO_P4 SYSCTL_PCGPIO_P5 SYSCTL_PCGPIO_P6 SYSCTL_PCGPIO_P7 SYSCTL_PCGPIO_P8 SYSCTL_PCGPIO_P9 SYSCTL_PCGPIO_P10 SYSCTL_PCGPIO_P11 SYSCTL_PCGPIO_P12 SYSCTL_PCGPIO_P13 SYSCTL_PCGPIO_P14

SYSCTL_PCGPIO_P0 : GPIO Port A Power Control
bits : 0 - 0 (1 bit)

SYSCTL_PCGPIO_P1 : GPIO Port B Power Control
bits : 1 - 2 (2 bit)

SYSCTL_PCGPIO_P2 : GPIO Port C Power Control
bits : 2 - 4 (3 bit)

SYSCTL_PCGPIO_P3 : GPIO Port D Power Control
bits : 3 - 6 (4 bit)

SYSCTL_PCGPIO_P4 : GPIO Port E Power Control
bits : 4 - 8 (5 bit)

SYSCTL_PCGPIO_P5 : GPIO Port F Power Control
bits : 5 - 10 (6 bit)

SYSCTL_PCGPIO_P6 : GPIO Port G Power Control
bits : 6 - 12 (7 bit)

SYSCTL_PCGPIO_P7 : GPIO Port H Power Control
bits : 7 - 14 (8 bit)

SYSCTL_PCGPIO_P8 : GPIO Port J Power Control
bits : 8 - 16 (9 bit)

SYSCTL_PCGPIO_P9 : GPIO Port K Power Control
bits : 9 - 18 (10 bit)

SYSCTL_PCGPIO_P10 : GPIO Port L Power Control
bits : 10 - 20 (11 bit)

SYSCTL_PCGPIO_P11 : GPIO Port M Power Control
bits : 11 - 22 (12 bit)

SYSCTL_PCGPIO_P12 : GPIO Port N Power Control
bits : 12 - 24 (13 bit)

SYSCTL_PCGPIO_P13 : GPIO Port P Power Control
bits : 13 - 26 (14 bit)

SYSCTL_PCGPIO_P14 : GPIO Port Q Power Control
bits : 14 - 28 (15 bit)


SYSCTLPCDMA

Micro Direct Memory Access Power Control
address_offset : 0x90C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPCDMA SYSCTLPCDMA read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PCDMA_P0

SYSCTL_PCDMA_P0 : uDMA Module Power Control
bits : 0 - 0 (1 bit)


PCDMA

Micro Direct Memory Access Power Control
address_offset : 0x90C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PCDMA PCDMA read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PCDMA_P0

SYSCTL_PCDMA_P0 : uDMA Module Power Control
bits : 0 - 0 (1 bit)


SYSCTLPCHIB

Hibernation Power Control
address_offset : 0x914 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPCHIB SYSCTLPCHIB read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PCHIB_P0

SYSCTL_PCHIB_P0 : Hibernation Module Power Control
bits : 0 - 0 (1 bit)


PCHIB

Hibernation Power Control
address_offset : 0x914 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PCHIB PCHIB read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PCHIB_P0

SYSCTL_PCHIB_P0 : Hibernation Module Power Control
bits : 0 - 0 (1 bit)


SYSCTLPCUART

Universal Asynchronous Receiver/Transmitter Power Control
address_offset : 0x918 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPCUART SYSCTLPCUART read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PCUART_P0 SYSCTL_PCUART_P1 SYSCTL_PCUART_P2 SYSCTL_PCUART_P3 SYSCTL_PCUART_P4 SYSCTL_PCUART_P5 SYSCTL_PCUART_P6 SYSCTL_PCUART_P7

SYSCTL_PCUART_P0 : UART Module 0 Power Control
bits : 0 - 0 (1 bit)

SYSCTL_PCUART_P1 : UART Module 1 Power Control
bits : 1 - 2 (2 bit)

SYSCTL_PCUART_P2 : UART Module 2 Power Control
bits : 2 - 4 (3 bit)

SYSCTL_PCUART_P3 : UART Module 3 Power Control
bits : 3 - 6 (4 bit)

SYSCTL_PCUART_P4 : UART Module 4 Power Control
bits : 4 - 8 (5 bit)

SYSCTL_PCUART_P5 : UART Module 5 Power Control
bits : 5 - 10 (6 bit)

SYSCTL_PCUART_P6 : UART Module 6 Power Control
bits : 6 - 12 (7 bit)

SYSCTL_PCUART_P7 : UART Module 7 Power Control
bits : 7 - 14 (8 bit)


PCUART

Universal Asynchronous Receiver/Transmitter Power Control
address_offset : 0x918 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PCUART PCUART read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PCUART_P0 SYSCTL_PCUART_P1 SYSCTL_PCUART_P2 SYSCTL_PCUART_P3 SYSCTL_PCUART_P4 SYSCTL_PCUART_P5 SYSCTL_PCUART_P6 SYSCTL_PCUART_P7

SYSCTL_PCUART_P0 : UART Module 0 Power Control
bits : 0 - 0 (1 bit)

SYSCTL_PCUART_P1 : UART Module 1 Power Control
bits : 1 - 2 (2 bit)

SYSCTL_PCUART_P2 : UART Module 2 Power Control
bits : 2 - 4 (3 bit)

SYSCTL_PCUART_P3 : UART Module 3 Power Control
bits : 3 - 6 (4 bit)

SYSCTL_PCUART_P4 : UART Module 4 Power Control
bits : 4 - 8 (5 bit)

SYSCTL_PCUART_P5 : UART Module 5 Power Control
bits : 5 - 10 (6 bit)

SYSCTL_PCUART_P6 : UART Module 6 Power Control
bits : 6 - 12 (7 bit)

SYSCTL_PCUART_P7 : UART Module 7 Power Control
bits : 7 - 14 (8 bit)


SYSCTLPCSSI

Synchronous Serial Interface Power Control
address_offset : 0x91C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPCSSI SYSCTLPCSSI read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PCSSI_P0 SYSCTL_PCSSI_P1 SYSCTL_PCSSI_P2 SYSCTL_PCSSI_P3

SYSCTL_PCSSI_P0 : SSI Module 0 Power Control
bits : 0 - 0 (1 bit)

SYSCTL_PCSSI_P1 : SSI Module 1 Power Control
bits : 1 - 2 (2 bit)

SYSCTL_PCSSI_P2 : SSI Module 2 Power Control
bits : 2 - 4 (3 bit)

SYSCTL_PCSSI_P3 : SSI Module 3 Power Control
bits : 3 - 6 (4 bit)


PCSSI

Synchronous Serial Interface Power Control
address_offset : 0x91C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PCSSI PCSSI read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PCSSI_P0 SYSCTL_PCSSI_P1 SYSCTL_PCSSI_P2 SYSCTL_PCSSI_P3

SYSCTL_PCSSI_P0 : SSI Module 0 Power Control
bits : 0 - 0 (1 bit)

SYSCTL_PCSSI_P1 : SSI Module 1 Power Control
bits : 1 - 2 (2 bit)

SYSCTL_PCSSI_P2 : SSI Module 2 Power Control
bits : 2 - 4 (3 bit)

SYSCTL_PCSSI_P3 : SSI Module 3 Power Control
bits : 3 - 6 (4 bit)


SYSCTLPCI2C

Inter-Integrated Circuit Power Control
address_offset : 0x920 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPCI2C SYSCTLPCI2C read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PCI2C_P0 SYSCTL_PCI2C_P1 SYSCTL_PCI2C_P2 SYSCTL_PCI2C_P3 SYSCTL_PCI2C_P4 SYSCTL_PCI2C_P5

SYSCTL_PCI2C_P0 : I2C Module 0 Power Control
bits : 0 - 0 (1 bit)

SYSCTL_PCI2C_P1 : I2C Module 1 Power Control
bits : 1 - 2 (2 bit)

SYSCTL_PCI2C_P2 : I2C Module 2 Power Control
bits : 2 - 4 (3 bit)

SYSCTL_PCI2C_P3 : I2C Module 3 Power Control
bits : 3 - 6 (4 bit)

SYSCTL_PCI2C_P4 : I2C Module 4 Power Control
bits : 4 - 8 (5 bit)

SYSCTL_PCI2C_P5 : I2C Module 5 Power Control
bits : 5 - 10 (6 bit)


PCI2C

Inter-Integrated Circuit Power Control
address_offset : 0x920 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PCI2C PCI2C read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PCI2C_P0 SYSCTL_PCI2C_P1 SYSCTL_PCI2C_P2 SYSCTL_PCI2C_P3 SYSCTL_PCI2C_P4 SYSCTL_PCI2C_P5

SYSCTL_PCI2C_P0 : I2C Module 0 Power Control
bits : 0 - 0 (1 bit)

SYSCTL_PCI2C_P1 : I2C Module 1 Power Control
bits : 1 - 2 (2 bit)

SYSCTL_PCI2C_P2 : I2C Module 2 Power Control
bits : 2 - 4 (3 bit)

SYSCTL_PCI2C_P3 : I2C Module 3 Power Control
bits : 3 - 6 (4 bit)

SYSCTL_PCI2C_P4 : I2C Module 4 Power Control
bits : 4 - 8 (5 bit)

SYSCTL_PCI2C_P5 : I2C Module 5 Power Control
bits : 5 - 10 (6 bit)


SYSCTLPCCAN

Controller Area Network Power Control
address_offset : 0x934 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPCCAN SYSCTLPCCAN read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PCCAN_P0 SYSCTL_PCCAN_P1

SYSCTL_PCCAN_P0 : CAN Module 0 Power Control
bits : 0 - 0 (1 bit)

SYSCTL_PCCAN_P1 : CAN Module 1 Power Control
bits : 1 - 2 (2 bit)


PCCAN

Controller Area Network Power Control
address_offset : 0x934 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PCCAN PCCAN read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PCCAN_P0 SYSCTL_PCCAN_P1

SYSCTL_PCCAN_P0 : CAN Module 0 Power Control
bits : 0 - 0 (1 bit)

SYSCTL_PCCAN_P1 : CAN Module 1 Power Control
bits : 1 - 2 (2 bit)


SYSCTLPCADC

Analog-to-Digital Converter Power Control
address_offset : 0x938 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPCADC SYSCTLPCADC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PCADC_P0 SYSCTL_PCADC_P1

SYSCTL_PCADC_P0 : ADC Module 0 Power Control
bits : 0 - 0 (1 bit)

SYSCTL_PCADC_P1 : ADC Module 1 Power Control
bits : 1 - 2 (2 bit)


PCADC

Analog-to-Digital Converter Power Control
address_offset : 0x938 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PCADC PCADC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PCADC_P0 SYSCTL_PCADC_P1

SYSCTL_PCADC_P0 : ADC Module 0 Power Control
bits : 0 - 0 (1 bit)

SYSCTL_PCADC_P1 : ADC Module 1 Power Control
bits : 1 - 2 (2 bit)


SYSCTLPCACMP

Analog Comparator Power Control
address_offset : 0x93C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPCACMP SYSCTLPCACMP read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PCACMP_P0

SYSCTL_PCACMP_P0 : Analog Comparator Module 0 Power Control
bits : 0 - 0 (1 bit)


PCACMP

Analog Comparator Power Control
address_offset : 0x93C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PCACMP PCACMP read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PCACMP_P0

SYSCTL_PCACMP_P0 : Analog Comparator Module 0 Power Control
bits : 0 - 0 (1 bit)


SYSCTLPCEEPROM

EEPROM Power Control
address_offset : 0x958 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPCEEPROM SYSCTLPCEEPROM read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PCEEPROM_P0

SYSCTL_PCEEPROM_P0 : EEPROM Module Power Control
bits : 0 - 0 (1 bit)


PCEEPROM

EEPROM Power Control
address_offset : 0x958 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PCEEPROM PCEEPROM read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PCEEPROM_P0

SYSCTL_PCEEPROM_P0 : EEPROM Module Power Control
bits : 0 - 0 (1 bit)


SYSCTLPCWTIMER

Wide Timer Power Control
address_offset : 0x95C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPCWTIMER SYSCTLPCWTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PCWTIMER_P0 SYSCTL_PCWTIMER_P1 SYSCTL_PCWTIMER_P2 SYSCTL_PCWTIMER_P3 SYSCTL_PCWTIMER_P4 SYSCTL_PCWTIMER_P5

SYSCTL_PCWTIMER_P0 : Wide Timer 0 Power Control
bits : 0 - 0 (1 bit)

SYSCTL_PCWTIMER_P1 : Wide Timer 1 Power Control
bits : 1 - 2 (2 bit)

SYSCTL_PCWTIMER_P2 : Wide Timer 2 Power Control
bits : 2 - 4 (3 bit)

SYSCTL_PCWTIMER_P3 : Wide Timer 3 Power Control
bits : 3 - 6 (4 bit)

SYSCTL_PCWTIMER_P4 : Wide Timer 4 Power Control
bits : 4 - 8 (5 bit)

SYSCTL_PCWTIMER_P5 : Wide Timer 5 Power Control
bits : 5 - 10 (6 bit)


PCWTIMER

Wide Timer Power Control
address_offset : 0x95C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PCWTIMER PCWTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PCWTIMER_P0 SYSCTL_PCWTIMER_P1 SYSCTL_PCWTIMER_P2 SYSCTL_PCWTIMER_P3 SYSCTL_PCWTIMER_P4 SYSCTL_PCWTIMER_P5

SYSCTL_PCWTIMER_P0 : Wide Timer 0 Power Control
bits : 0 - 0 (1 bit)

SYSCTL_PCWTIMER_P1 : Wide Timer 1 Power Control
bits : 1 - 2 (2 bit)

SYSCTL_PCWTIMER_P2 : Wide Timer 2 Power Control
bits : 2 - 4 (3 bit)

SYSCTL_PCWTIMER_P3 : Wide Timer 3 Power Control
bits : 3 - 6 (4 bit)

SYSCTL_PCWTIMER_P4 : Wide Timer 4 Power Control
bits : 4 - 8 (5 bit)

SYSCTL_PCWTIMER_P5 : Wide Timer 5 Power Control
bits : 5 - 10 (6 bit)


SYSCTLPRWD

Watchdog Timer Peripheral Ready
address_offset : 0xA00 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPRWD SYSCTLPRWD read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PRWD_R0 SYSCTL_PRWD_R1

SYSCTL_PRWD_R0 : Watchdog Timer 0 Peripheral Ready
bits : 0 - 0 (1 bit)

SYSCTL_PRWD_R1 : Watchdog Timer 1 Peripheral Ready
bits : 1 - 2 (2 bit)


PRWD

Watchdog Timer Peripheral Ready
address_offset : 0xA00 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PRWD PRWD read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PRWD_R0 SYSCTL_PRWD_R1

SYSCTL_PRWD_R0 : Watchdog Timer 0 Peripheral Ready
bits : 0 - 0 (1 bit)

SYSCTL_PRWD_R1 : Watchdog Timer 1 Peripheral Ready
bits : 1 - 2 (2 bit)


SYSCTLPRTIMER

Timer Peripheral Ready
address_offset : 0xA04 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPRTIMER SYSCTLPRTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PRTIMER_R0 SYSCTL_PRTIMER_R1 SYSCTL_PRTIMER_R2 SYSCTL_PRTIMER_R3 SYSCTL_PRTIMER_R4 SYSCTL_PRTIMER_R5

SYSCTL_PRTIMER_R0 : Timer 0 Peripheral Ready
bits : 0 - 0 (1 bit)

SYSCTL_PRTIMER_R1 : Timer 1 Peripheral Ready
bits : 1 - 2 (2 bit)

SYSCTL_PRTIMER_R2 : Timer 2 Peripheral Ready
bits : 2 - 4 (3 bit)

SYSCTL_PRTIMER_R3 : Timer 3 Peripheral Ready
bits : 3 - 6 (4 bit)

SYSCTL_PRTIMER_R4 : Timer 4 Peripheral Ready
bits : 4 - 8 (5 bit)

SYSCTL_PRTIMER_R5 : Timer 5 Peripheral Ready
bits : 5 - 10 (6 bit)


PRTIMER

Timer Peripheral Ready
address_offset : 0xA04 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PRTIMER PRTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PRTIMER_R0 SYSCTL_PRTIMER_R1 SYSCTL_PRTIMER_R2 SYSCTL_PRTIMER_R3 SYSCTL_PRTIMER_R4 SYSCTL_PRTIMER_R5

SYSCTL_PRTIMER_R0 : Timer 0 Peripheral Ready
bits : 0 - 0 (1 bit)

SYSCTL_PRTIMER_R1 : Timer 1 Peripheral Ready
bits : 1 - 2 (2 bit)

SYSCTL_PRTIMER_R2 : Timer 2 Peripheral Ready
bits : 2 - 4 (3 bit)

SYSCTL_PRTIMER_R3 : Timer 3 Peripheral Ready
bits : 3 - 6 (4 bit)

SYSCTL_PRTIMER_R4 : Timer 4 Peripheral Ready
bits : 4 - 8 (5 bit)

SYSCTL_PRTIMER_R5 : Timer 5 Peripheral Ready
bits : 5 - 10 (6 bit)


SYSCTLPRGPIO

General-Purpose Input/Output Peripheral Ready
address_offset : 0xA08 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPRGPIO SYSCTLPRGPIO read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PRGPIO_R0 SYSCTL_PRGPIO_R1 SYSCTL_PRGPIO_R2 SYSCTL_PRGPIO_R3 SYSCTL_PRGPIO_R4 SYSCTL_PRGPIO_R5 SYSCTL_PRGPIO_R6 SYSCTL_PRGPIO_R7 SYSCTL_PRGPIO_R8 SYSCTL_PRGPIO_R9 SYSCTL_PRGPIO_R10 SYSCTL_PRGPIO_R11 SYSCTL_PRGPIO_R12 SYSCTL_PRGPIO_R13 SYSCTL_PRGPIO_R14

SYSCTL_PRGPIO_R0 : GPIO Port A Peripheral Ready
bits : 0 - 0 (1 bit)

SYSCTL_PRGPIO_R1 : GPIO Port B Peripheral Ready
bits : 1 - 2 (2 bit)

SYSCTL_PRGPIO_R2 : GPIO Port C Peripheral Ready
bits : 2 - 4 (3 bit)

SYSCTL_PRGPIO_R3 : GPIO Port D Peripheral Ready
bits : 3 - 6 (4 bit)

SYSCTL_PRGPIO_R4 : GPIO Port E Peripheral Ready
bits : 4 - 8 (5 bit)

SYSCTL_PRGPIO_R5 : GPIO Port F Peripheral Ready
bits : 5 - 10 (6 bit)

SYSCTL_PRGPIO_R6 : GPIO Port G Peripheral Ready
bits : 6 - 12 (7 bit)

SYSCTL_PRGPIO_R7 : GPIO Port H Peripheral Ready
bits : 7 - 14 (8 bit)

SYSCTL_PRGPIO_R8 : GPIO Port J Peripheral Ready
bits : 8 - 16 (9 bit)

SYSCTL_PRGPIO_R9 : GPIO Port K Peripheral Ready
bits : 9 - 18 (10 bit)

SYSCTL_PRGPIO_R10 : GPIO Port L Peripheral Ready
bits : 10 - 20 (11 bit)

SYSCTL_PRGPIO_R11 : GPIO Port M Peripheral Ready
bits : 11 - 22 (12 bit)

SYSCTL_PRGPIO_R12 : GPIO Port N Peripheral Ready
bits : 12 - 24 (13 bit)

SYSCTL_PRGPIO_R13 : GPIO Port P Peripheral Ready
bits : 13 - 26 (14 bit)

SYSCTL_PRGPIO_R14 : GPIO Port Q Peripheral Ready
bits : 14 - 28 (15 bit)


PRGPIO

General-Purpose Input/Output Peripheral Ready
address_offset : 0xA08 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PRGPIO PRGPIO read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PRGPIO_R0 SYSCTL_PRGPIO_R1 SYSCTL_PRGPIO_R2 SYSCTL_PRGPIO_R3 SYSCTL_PRGPIO_R4 SYSCTL_PRGPIO_R5 SYSCTL_PRGPIO_R6 SYSCTL_PRGPIO_R7 SYSCTL_PRGPIO_R8 SYSCTL_PRGPIO_R9 SYSCTL_PRGPIO_R10 SYSCTL_PRGPIO_R11 SYSCTL_PRGPIO_R12 SYSCTL_PRGPIO_R13 SYSCTL_PRGPIO_R14

SYSCTL_PRGPIO_R0 : GPIO Port A Peripheral Ready
bits : 0 - 0 (1 bit)

SYSCTL_PRGPIO_R1 : GPIO Port B Peripheral Ready
bits : 1 - 2 (2 bit)

SYSCTL_PRGPIO_R2 : GPIO Port C Peripheral Ready
bits : 2 - 4 (3 bit)

SYSCTL_PRGPIO_R3 : GPIO Port D Peripheral Ready
bits : 3 - 6 (4 bit)

SYSCTL_PRGPIO_R4 : GPIO Port E Peripheral Ready
bits : 4 - 8 (5 bit)

SYSCTL_PRGPIO_R5 : GPIO Port F Peripheral Ready
bits : 5 - 10 (6 bit)

SYSCTL_PRGPIO_R6 : GPIO Port G Peripheral Ready
bits : 6 - 12 (7 bit)

SYSCTL_PRGPIO_R7 : GPIO Port H Peripheral Ready
bits : 7 - 14 (8 bit)

SYSCTL_PRGPIO_R8 : GPIO Port J Peripheral Ready
bits : 8 - 16 (9 bit)

SYSCTL_PRGPIO_R9 : GPIO Port K Peripheral Ready
bits : 9 - 18 (10 bit)

SYSCTL_PRGPIO_R10 : GPIO Port L Peripheral Ready
bits : 10 - 20 (11 bit)

SYSCTL_PRGPIO_R11 : GPIO Port M Peripheral Ready
bits : 11 - 22 (12 bit)

SYSCTL_PRGPIO_R12 : GPIO Port N Peripheral Ready
bits : 12 - 24 (13 bit)

SYSCTL_PRGPIO_R13 : GPIO Port P Peripheral Ready
bits : 13 - 26 (14 bit)

SYSCTL_PRGPIO_R14 : GPIO Port Q Peripheral Ready
bits : 14 - 28 (15 bit)


SYSCTLPRDMA

Micro Direct Memory Access Peripheral Ready
address_offset : 0xA0C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPRDMA SYSCTLPRDMA read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PRDMA_R0

SYSCTL_PRDMA_R0 : uDMA Module Peripheral Ready
bits : 0 - 0 (1 bit)


PRDMA

Micro Direct Memory Access Peripheral Ready
address_offset : 0xA0C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PRDMA PRDMA read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PRDMA_R0

SYSCTL_PRDMA_R0 : uDMA Module Peripheral Ready
bits : 0 - 0 (1 bit)


SYSCTLPRHIB

Hibernation Peripheral Ready
address_offset : 0xA14 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPRHIB SYSCTLPRHIB read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PRHIB_R0

SYSCTL_PRHIB_R0 : Hibernation Module Peripheral Ready
bits : 0 - 0 (1 bit)


PRHIB

Hibernation Peripheral Ready
address_offset : 0xA14 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PRHIB PRHIB read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PRHIB_R0

SYSCTL_PRHIB_R0 : Hibernation Module Peripheral Ready
bits : 0 - 0 (1 bit)


SYSCTLPRUART

Universal Asynchronous Receiver/Transmitter Peripheral Ready
address_offset : 0xA18 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPRUART SYSCTLPRUART read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PRUART_R0 SYSCTL_PRUART_R1 SYSCTL_PRUART_R2 SYSCTL_PRUART_R3 SYSCTL_PRUART_R4 SYSCTL_PRUART_R5 SYSCTL_PRUART_R6 SYSCTL_PRUART_R7

SYSCTL_PRUART_R0 : UART Module 0 Peripheral Ready
bits : 0 - 0 (1 bit)

SYSCTL_PRUART_R1 : UART Module 1 Peripheral Ready
bits : 1 - 2 (2 bit)

SYSCTL_PRUART_R2 : UART Module 2 Peripheral Ready
bits : 2 - 4 (3 bit)

SYSCTL_PRUART_R3 : UART Module 3 Peripheral Ready
bits : 3 - 6 (4 bit)

SYSCTL_PRUART_R4 : UART Module 4 Peripheral Ready
bits : 4 - 8 (5 bit)

SYSCTL_PRUART_R5 : UART Module 5 Peripheral Ready
bits : 5 - 10 (6 bit)

SYSCTL_PRUART_R6 : UART Module 6 Peripheral Ready
bits : 6 - 12 (7 bit)

SYSCTL_PRUART_R7 : UART Module 7 Peripheral Ready
bits : 7 - 14 (8 bit)


PRUART

Universal Asynchronous Receiver/Transmitter Peripheral Ready
address_offset : 0xA18 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PRUART PRUART read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PRUART_R0 SYSCTL_PRUART_R1 SYSCTL_PRUART_R2 SYSCTL_PRUART_R3 SYSCTL_PRUART_R4 SYSCTL_PRUART_R5 SYSCTL_PRUART_R6 SYSCTL_PRUART_R7

SYSCTL_PRUART_R0 : UART Module 0 Peripheral Ready
bits : 0 - 0 (1 bit)

SYSCTL_PRUART_R1 : UART Module 1 Peripheral Ready
bits : 1 - 2 (2 bit)

SYSCTL_PRUART_R2 : UART Module 2 Peripheral Ready
bits : 2 - 4 (3 bit)

SYSCTL_PRUART_R3 : UART Module 3 Peripheral Ready
bits : 3 - 6 (4 bit)

SYSCTL_PRUART_R4 : UART Module 4 Peripheral Ready
bits : 4 - 8 (5 bit)

SYSCTL_PRUART_R5 : UART Module 5 Peripheral Ready
bits : 5 - 10 (6 bit)

SYSCTL_PRUART_R6 : UART Module 6 Peripheral Ready
bits : 6 - 12 (7 bit)

SYSCTL_PRUART_R7 : UART Module 7 Peripheral Ready
bits : 7 - 14 (8 bit)


SYSCTLPRSSI

Synchronous Serial Interface Peripheral Ready
address_offset : 0xA1C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPRSSI SYSCTLPRSSI read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PRSSI_R0 SYSCTL_PRSSI_R1 SYSCTL_PRSSI_R2 SYSCTL_PRSSI_R3

SYSCTL_PRSSI_R0 : SSI Module 0 Peripheral Ready
bits : 0 - 0 (1 bit)

SYSCTL_PRSSI_R1 : SSI Module 1 Peripheral Ready
bits : 1 - 2 (2 bit)

SYSCTL_PRSSI_R2 : SSI Module 2 Peripheral Ready
bits : 2 - 4 (3 bit)

SYSCTL_PRSSI_R3 : SSI Module 3 Peripheral Ready
bits : 3 - 6 (4 bit)


PRSSI

Synchronous Serial Interface Peripheral Ready
address_offset : 0xA1C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PRSSI PRSSI read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PRSSI_R0 SYSCTL_PRSSI_R1 SYSCTL_PRSSI_R2 SYSCTL_PRSSI_R3

SYSCTL_PRSSI_R0 : SSI Module 0 Peripheral Ready
bits : 0 - 0 (1 bit)

SYSCTL_PRSSI_R1 : SSI Module 1 Peripheral Ready
bits : 1 - 2 (2 bit)

SYSCTL_PRSSI_R2 : SSI Module 2 Peripheral Ready
bits : 2 - 4 (3 bit)

SYSCTL_PRSSI_R3 : SSI Module 3 Peripheral Ready
bits : 3 - 6 (4 bit)


SYSCTLPRI2C

Inter-Integrated Circuit Peripheral Ready
address_offset : 0xA20 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPRI2C SYSCTLPRI2C read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PRI2C_R0 SYSCTL_PRI2C_R1 SYSCTL_PRI2C_R2 SYSCTL_PRI2C_R3 SYSCTL_PRI2C_R4 SYSCTL_PRI2C_R5

SYSCTL_PRI2C_R0 : I2C Module 0 Peripheral Ready
bits : 0 - 0 (1 bit)

SYSCTL_PRI2C_R1 : I2C Module 1 Peripheral Ready
bits : 1 - 2 (2 bit)

SYSCTL_PRI2C_R2 : I2C Module 2 Peripheral Ready
bits : 2 - 4 (3 bit)

SYSCTL_PRI2C_R3 : I2C Module 3 Peripheral Ready
bits : 3 - 6 (4 bit)

SYSCTL_PRI2C_R4 : I2C Module 4 Peripheral Ready
bits : 4 - 8 (5 bit)

SYSCTL_PRI2C_R5 : I2C Module 5 Peripheral Ready
bits : 5 - 10 (6 bit)


PRI2C

Inter-Integrated Circuit Peripheral Ready
address_offset : 0xA20 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PRI2C PRI2C read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PRI2C_R0 SYSCTL_PRI2C_R1 SYSCTL_PRI2C_R2 SYSCTL_PRI2C_R3 SYSCTL_PRI2C_R4 SYSCTL_PRI2C_R5

SYSCTL_PRI2C_R0 : I2C Module 0 Peripheral Ready
bits : 0 - 0 (1 bit)

SYSCTL_PRI2C_R1 : I2C Module 1 Peripheral Ready
bits : 1 - 2 (2 bit)

SYSCTL_PRI2C_R2 : I2C Module 2 Peripheral Ready
bits : 2 - 4 (3 bit)

SYSCTL_PRI2C_R3 : I2C Module 3 Peripheral Ready
bits : 3 - 6 (4 bit)

SYSCTL_PRI2C_R4 : I2C Module 4 Peripheral Ready
bits : 4 - 8 (5 bit)

SYSCTL_PRI2C_R5 : I2C Module 5 Peripheral Ready
bits : 5 - 10 (6 bit)


SYSCTLPRCAN

Controller Area Network Peripheral Ready
address_offset : 0xA34 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPRCAN SYSCTLPRCAN read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PRCAN_R0 SYSCTL_PRCAN_R1

SYSCTL_PRCAN_R0 : CAN Module 0 Peripheral Ready
bits : 0 - 0 (1 bit)

SYSCTL_PRCAN_R1 : CAN Module 1 Peripheral Ready
bits : 1 - 2 (2 bit)


PRCAN

Controller Area Network Peripheral Ready
address_offset : 0xA34 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PRCAN PRCAN read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PRCAN_R0 SYSCTL_PRCAN_R1

SYSCTL_PRCAN_R0 : CAN Module 0 Peripheral Ready
bits : 0 - 0 (1 bit)

SYSCTL_PRCAN_R1 : CAN Module 1 Peripheral Ready
bits : 1 - 2 (2 bit)


SYSCTLPRADC

Analog-to-Digital Converter Peripheral Ready
address_offset : 0xA38 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPRADC SYSCTLPRADC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PRADC_R0 SYSCTL_PRADC_R1

SYSCTL_PRADC_R0 : ADC Module 0 Peripheral Ready
bits : 0 - 0 (1 bit)

SYSCTL_PRADC_R1 : ADC Module 1 Peripheral Ready
bits : 1 - 2 (2 bit)


PRADC

Analog-to-Digital Converter Peripheral Ready
address_offset : 0xA38 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PRADC PRADC read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PRADC_R0 SYSCTL_PRADC_R1

SYSCTL_PRADC_R0 : ADC Module 0 Peripheral Ready
bits : 0 - 0 (1 bit)

SYSCTL_PRADC_R1 : ADC Module 1 Peripheral Ready
bits : 1 - 2 (2 bit)


SYSCTLPRACMP

Analog Comparator Peripheral Ready
address_offset : 0xA3C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPRACMP SYSCTLPRACMP read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PRACMP_R0

SYSCTL_PRACMP_R0 : Analog Comparator Module Peripheral Ready
bits : 0 - 0 (1 bit)


PRACMP

Analog Comparator Peripheral Ready
address_offset : 0xA3C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PRACMP PRACMP read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PRACMP_R0

SYSCTL_PRACMP_R0 : Analog Comparator Module Peripheral Ready
bits : 0 - 0 (1 bit)


SYSCTLPREEPROM

EEPROM Peripheral Ready
address_offset : 0xA58 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPREEPROM SYSCTLPREEPROM read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PREEPROM_R0

SYSCTL_PREEPROM_R0 : EEPROM Module Peripheral Ready
bits : 0 - 0 (1 bit)


PREEPROM

EEPROM Peripheral Ready
address_offset : 0xA58 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PREEPROM PREEPROM read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PREEPROM_R0

SYSCTL_PREEPROM_R0 : EEPROM Module Peripheral Ready
bits : 0 - 0 (1 bit)


SYSCTLPRWTIMER

Wide Timer Peripheral Ready
address_offset : 0xA5C Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCTLPRWTIMER SYSCTLPRWTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PRWTIMER_R0 SYSCTL_PRWTIMER_R1 SYSCTL_PRWTIMER_R2 SYSCTL_PRWTIMER_R3 SYSCTL_PRWTIMER_R4 SYSCTL_PRWTIMER_R5

SYSCTL_PRWTIMER_R0 : Wide Timer 0 Peripheral Ready
bits : 0 - 0 (1 bit)

SYSCTL_PRWTIMER_R1 : Wide Timer 1 Peripheral Ready
bits : 1 - 2 (2 bit)

SYSCTL_PRWTIMER_R2 : Wide Timer 2 Peripheral Ready
bits : 2 - 4 (3 bit)

SYSCTL_PRWTIMER_R3 : Wide Timer 3 Peripheral Ready
bits : 3 - 6 (4 bit)

SYSCTL_PRWTIMER_R4 : Wide Timer 4 Peripheral Ready
bits : 4 - 8 (5 bit)

SYSCTL_PRWTIMER_R5 : Wide Timer 5 Peripheral Ready
bits : 5 - 10 (6 bit)


PRWTIMER

Wide Timer Peripheral Ready
address_offset : 0xA5C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PRWTIMER PRWTIMER read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SYSCTL_PRWTIMER_R0 SYSCTL_PRWTIMER_R1 SYSCTL_PRWTIMER_R2 SYSCTL_PRWTIMER_R3 SYSCTL_PRWTIMER_R4 SYSCTL_PRWTIMER_R5

SYSCTL_PRWTIMER_R0 : Wide Timer 0 Peripheral Ready
bits : 0 - 0 (1 bit)

SYSCTL_PRWTIMER_R1 : Wide Timer 1 Peripheral Ready
bits : 1 - 2 (2 bit)

SYSCTL_PRWTIMER_R2 : Wide Timer 2 Peripheral Ready
bits : 2 - 4 (3 bit)

SYSCTL_PRWTIMER_R3 : Wide Timer 3 Peripheral Ready
bits : 3 - 6 (4 bit)

SYSCTL_PRWTIMER_R4 : Wide Timer 4 Peripheral Ready
bits : 4 - 8 (5 bit)

SYSCTL_PRWTIMER_R5 : Wide Timer 5 Peripheral Ready
bits : 5 - 10 (6 bit)



Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !

This website is sponsored by EmbeetleEmbeetle, an IDE designed from scratch for embedded software developers.