\n

DFSDM

Peripheral Memory Blocks

address_offset : 0x0 Bytes (0x0)
size : 0x500 byte (0x0)
mem_usage : registers
protection : not protected

Registers

CHCFG0R1

CHDATIN0R

DFSDM0_CR1

DFSDM0_CR2

DFSDM0_ISR

DFSDM0_ICR

DFSDM0_JCHGR

DFSDM0_FCR

DFSDM0_JDATAR

DFSDM0_RDATAR

DFSDM0_AWHTR

DFSDM0_AWLTR

DFSDM0_AWSR

DFSDM0_AWCFR

DFSDM0_EXMAX

DFSDM0_EXMIN

DFSDM0_CNVTIMR

CHCFG1R1

DFSDM1_CR1

DFSDM1_CR2

DFSDM1_ISR

DFSDM1_ICR

DFSDM1_JCHGR

DFSDM1_FCR

DFSDM1_JDATAR

DFSDM1_RDATAR

DFSDM1_AWHTR

DFSDM1_AWLTR

DFSDM1_AWSR

DFSDM1_AWCFR

DFSDM1_EXMAX

DFSDM1_EXMIN

DFSDM1_CNVTIMR

CHCFG1R2

AWSCD1R

CHWDAT1R

CHDATIN1R

DFSDM2_CR1

DFSDM2_CR2

DFSDM2_ISR

DFSDM2_ICR

DFSDM2_JCHGR

DFSDM2_FCR

DFSDM2_JDATAR

DFSDM2_RDATAR

DFSDM2_AWHTR

DFSDM2_AWLTR

DFSDM2_AWSR

DFSDM2_AWCFR

DFSDM2_EXMAX

DFSDM2_EXMIN

DFSDM2_CNVTIMR

CHCFG0R2

CHCFG2R1

DFSDM3_CR1

DFSDM3_CR2

DFSDM3_ISR

DFSDM3_ICR

DFSDM3_JCHGR

DFSDM3_FCR

DFSDM3_JDATAR

DFSDM3_RDATAR

DFSDM3_AWHTR

DFSDM3_AWLTR

DFSDM3_AWSR

DFSDM3_AWCFR

DFSDM3_EXMAX

DFSDM3_EXMIN

DFSDM3_CNVTIMR

CHCFG2R2

AWSCD2R

CHWDAT2R

CHDATIN2R

CHCFG3R1

CHCFG3R2

AWSCD3R

CHWDAT3R

CHDATIN3R

AWSCD0R

CHCFG4R1

CHCFG4R2

AWSCD4R

CHWDAT4R

CHDATIN4R

CHCFG5R1

CHCFG5R2

AWSCD5R

CHWDAT5R

CHDATIN5R

CHWDAT0R

CHCFG6R1

CHCFG6R2

AWSCD6R

CHWDAT6R

CHDATIN6R

CHCFG7R1

CHCFG7R2

AWSCD7R

CHWDAT7R

CHDATIN7R


CHCFG0R1

channel configuration y register
address_offset : 0x0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHCFG0R1 CHCFG0R1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SITP SPICKSEL SCDEN CKABEN CHEN CHINSEL DATMPX DATPACK CKOUTDIV CKOUTSRC DFSDMEN

SITP : SITP
bits : 0 - 1 (2 bit)

SPICKSEL : SPICKSEL
bits : 2 - 3 (2 bit)

SCDEN : SCDEN
bits : 5 - 5 (1 bit)

CKABEN : CKABEN
bits : 6 - 6 (1 bit)

CHEN : CHEN
bits : 7 - 7 (1 bit)

CHINSEL : CHINSEL
bits : 8 - 8 (1 bit)

DATMPX : DATMPX
bits : 12 - 13 (2 bit)

DATPACK : DATPACK
bits : 14 - 15 (2 bit)

CKOUTDIV : CKOUTDIV
bits : 16 - 23 (8 bit)

CKOUTSRC : CKOUTSRC
bits : 30 - 30 (1 bit)

DFSDMEN : DFSDMEN
bits : 31 - 31 (1 bit)


CHDATIN0R

channel data input register
address_offset : 0x10 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHDATIN0R CHDATIN0R read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INDAT0 INDAT1

INDAT0 : INDAT0
bits : 0 - 15 (16 bit)

INDAT1 : INDAT1
bits : 16 - 31 (16 bit)


DFSDM0_CR1

control register 1
address_offset : 0x100 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM0_CR1 DFSDM0_CR1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DFEN JSWSTART JSYNC JSCAN JDMAEN JEXTSEL JEXTEN RSWSTART RCONT RSYNC RDMAEN RCH FAST AWFSEL

DFEN : DFSDM enable
bits : 0 - 0 (1 bit)

JSWSTART : Start a conversion of the injected group of channels
bits : 1 - 1 (1 bit)

JSYNC : Launch an injected conversion synchronously with the DFSDM0 JSWSTART trigger
bits : 3 - 3 (1 bit)

JSCAN : Scanning conversion mode for injected conversions
bits : 4 - 4 (1 bit)

JDMAEN : DMA channel enabled to read data for the injected channel group
bits : 5 - 5 (1 bit)

JEXTSEL : Trigger signal selection for launching injected conversions
bits : 8 - 10 (3 bit)

JEXTEN : Trigger enable and trigger edge selection for injected conversions
bits : 13 - 14 (2 bit)

RSWSTART : Software start of a conversion on the regular channel
bits : 17 - 17 (1 bit)

RCONT : Continuous mode selection for regular conversions
bits : 18 - 18 (1 bit)

RSYNC : Launch regular conversion synchronously with DFSDM0
bits : 19 - 19 (1 bit)

RDMAEN : DMA channel enabled to read data for the regular conversion
bits : 21 - 21 (1 bit)

RCH : Regular channel selection
bits : 24 - 26 (3 bit)

FAST : Fast conversion mode selection for regular conversions
bits : 29 - 29 (1 bit)

AWFSEL : Analog watchdog fast mode select
bits : 30 - 30 (1 bit)


DFSDM0_CR2

control register 2
address_offset : 0x104 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM0_CR2 DFSDM0_CR2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 JEOCIE REOCIE JOVRIE ROVRIE AWDIE SCDIE CKABIE EXCH AWDCH

JEOCIE : Injected end of conversion interrupt enable
bits : 0 - 0 (1 bit)

REOCIE : Regular end of conversion interrupt enable
bits : 1 - 1 (1 bit)

JOVRIE : Injected data overrun interrupt enable
bits : 2 - 2 (1 bit)

ROVRIE : Regular data overrun interrupt enable
bits : 3 - 3 (1 bit)

AWDIE : Analog watchdog interrupt enable
bits : 4 - 4 (1 bit)

SCDIE : Short-circuit detector interrupt enable
bits : 5 - 5 (1 bit)

CKABIE : Clock absence interrupt enable
bits : 6 - 6 (1 bit)

EXCH : Extremes detector channel selection
bits : 8 - 15 (8 bit)

AWDCH : Analog watchdog channel selection
bits : 16 - 23 (8 bit)


DFSDM0_ISR

interrupt and status register
address_offset : 0x108 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM0_ISR DFSDM0_ISR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 JEOCF REOCF JOVRF ROVRF AWDF JCIP RCIP CKABF SCDF

JEOCF : End of injected conversion flag
bits : 0 - 0 (1 bit)

REOCF : End of regular conversion flag
bits : 1 - 1 (1 bit)

JOVRF : Injected conversion overrun flag
bits : 2 - 2 (1 bit)

ROVRF : Regular conversion overrun flag
bits : 3 - 3 (1 bit)

AWDF : Analog watchdog
bits : 4 - 4 (1 bit)

JCIP : Injected conversion in progress status
bits : 13 - 13 (1 bit)

RCIP : Regular conversion in progress status
bits : 14 - 14 (1 bit)

CKABF : Clock absence flag
bits : 16 - 23 (8 bit)

SCDF : short-circuit detector flag
bits : 24 - 31 (8 bit)


DFSDM0_ICR

interrupt flag clear register
address_offset : 0x10C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM0_ICR DFSDM0_ICR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CLRJOVRF CLRROVRF CLRCKABF CLRSCDF

CLRJOVRF : Clear the injected conversion overrun flag
bits : 2 - 2 (1 bit)

CLRROVRF : Clear the regular conversion overrun flag
bits : 3 - 3 (1 bit)

CLRCKABF : Clear the clock absence flag
bits : 16 - 23 (8 bit)

CLRSCDF : Clear the short-circuit detector flag
bits : 24 - 31 (8 bit)


DFSDM0_JCHGR

injected channel group selection register
address_offset : 0x110 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM0_JCHGR DFSDM0_JCHGR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 JCHG

JCHG : Injected channel group selection
bits : 0 - 7 (8 bit)


DFSDM0_FCR

filter control register
address_offset : 0x114 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM0_FCR DFSDM0_FCR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 IOSR FOSR FORD

IOSR : Integrator oversampling ratio (averaging length)
bits : 0 - 7 (8 bit)

FOSR : Sinc filter oversampling ratio (decimation rate)
bits : 16 - 25 (10 bit)

FORD : Sinc filter order
bits : 29 - 31 (3 bit)


DFSDM0_JDATAR

data register for injected group
address_offset : 0x118 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM0_JDATAR DFSDM0_JDATAR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 JDATACH JDATA

JDATACH : Injected channel most recently converted
bits : 0 - 2 (3 bit)

JDATA : Injected group conversion data
bits : 8 - 31 (24 bit)


DFSDM0_RDATAR

data register for the regular channel
address_offset : 0x11C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM0_RDATAR DFSDM0_RDATAR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RDATACH RPEND RDATA

RDATACH : Regular channel most recently converted
bits : 0 - 2 (3 bit)

RPEND : Regular channel pending data
bits : 4 - 4 (1 bit)

RDATA : Regular channel conversion data
bits : 8 - 31 (24 bit)


DFSDM0_AWHTR

analog watchdog high threshold register
address_offset : 0x120 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM0_AWHTR DFSDM0_AWHTR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BKAWH AWHT

BKAWH : Break signal assignment to analog watchdog high threshold event
bits : 0 - 3 (4 bit)

AWHT : Analog watchdog high threshold
bits : 8 - 31 (24 bit)


DFSDM0_AWLTR

analog watchdog low threshold register
address_offset : 0x124 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM0_AWLTR DFSDM0_AWLTR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BKAWL AWLT

BKAWL : Break signal assignment to analog watchdog low threshold event
bits : 0 - 3 (4 bit)

AWLT : Analog watchdog low threshold
bits : 8 - 31 (24 bit)


DFSDM0_AWSR

analog watchdog status register
address_offset : 0x128 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM0_AWSR DFSDM0_AWSR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 AWLTF AWHTF

AWLTF : Analog watchdog low threshold flag
bits : 0 - 7 (8 bit)

AWHTF : Analog watchdog high threshold flag
bits : 8 - 15 (8 bit)


DFSDM0_AWCFR

analog watchdog clear flag register
address_offset : 0x12C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM0_AWCFR DFSDM0_AWCFR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CLRAWLTF CLRAWHTF

CLRAWLTF : Clear the analog watchdog low threshold flag
bits : 0 - 7 (8 bit)

CLRAWHTF : Clear the analog watchdog high threshold flag
bits : 8 - 15 (8 bit)


DFSDM0_EXMAX

Extremes detector maximum register
address_offset : 0x130 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM0_EXMAX DFSDM0_EXMAX read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 EXMAXCH EXMAX

EXMAXCH : Extremes detector maximum data channel
bits : 0 - 2 (3 bit)

EXMAX : Extremes detector maximum value
bits : 8 - 31 (24 bit)


DFSDM0_EXMIN

Extremes detector minimum register
address_offset : 0x134 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM0_EXMIN DFSDM0_EXMIN read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 EXMINCH EXMIN

EXMINCH : Extremes detector minimum data channel
bits : 0 - 2 (3 bit)

EXMIN : EXMIN
bits : 8 - 31 (24 bit)


DFSDM0_CNVTIMR

conversion timer register
address_offset : 0x138 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM0_CNVTIMR DFSDM0_CNVTIMR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CNVCNT

CNVCNT : 28-bit timer counting conversion time t = CNVCNT[27:0] / fDFSDM_CKIN
bits : 4 - 31 (28 bit)


CHCFG1R1

CHCFG1R1
address_offset : 0x20 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHCFG1R1 CHCFG1R1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SITP SPICKSEL SCDEN CKABEN CHEN CHINSEL DATMPX DATPACK

SITP : SITP
bits : 0 - 1 (2 bit)

SPICKSEL : SPICKSEL
bits : 2 - 3 (2 bit)

SCDEN : SCDEN
bits : 5 - 5 (1 bit)

CKABEN : CKABEN
bits : 6 - 6 (1 bit)

CHEN : CHEN
bits : 7 - 7 (1 bit)

CHINSEL : CHINSEL
bits : 8 - 8 (1 bit)

DATMPX : DATMPX
bits : 12 - 13 (2 bit)

DATPACK : DATPACK
bits : 14 - 15 (2 bit)


DFSDM1_CR1

control register 1
address_offset : 0x200 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM1_CR1 DFSDM1_CR1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DFEN JSWSTART JSYNC JSCAN JDMAEN JEXTSEL JEXTEN RSWSTART RCONT RSYNC RDMAEN RCH FAST AWFSEL

DFEN : DFSDM enable
bits : 0 - 0 (1 bit)

JSWSTART : Start a conversion of the injected group of channels
bits : 1 - 1 (1 bit)

JSYNC : Launch an injected conversion synchronously with the DFSDM0 JSWSTART trigger
bits : 3 - 3 (1 bit)

JSCAN : Scanning conversion mode for injected conversions
bits : 4 - 4 (1 bit)

JDMAEN : DMA channel enabled to read data for the injected channel group
bits : 5 - 5 (1 bit)

JEXTSEL : Trigger signal selection for launching injected conversions
bits : 8 - 10 (3 bit)

JEXTEN : Trigger enable and trigger edge selection for injected conversions
bits : 13 - 14 (2 bit)

RSWSTART : Software start of a conversion on the regular channel
bits : 17 - 17 (1 bit)

RCONT : Continuous mode selection for regular conversions
bits : 18 - 18 (1 bit)

RSYNC : Launch regular conversion synchronously with DFSDM0
bits : 19 - 19 (1 bit)

RDMAEN : DMA channel enabled to read data for the regular conversion
bits : 21 - 21 (1 bit)

RCH : Regular channel selection
bits : 24 - 26 (3 bit)

FAST : Fast conversion mode selection for regular conversions
bits : 29 - 29 (1 bit)

AWFSEL : Analog watchdog fast mode select
bits : 30 - 30 (1 bit)


DFSDM1_CR2

control register 2
address_offset : 0x204 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM1_CR2 DFSDM1_CR2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 JEOCIE REOCIE JOVRIE ROVRIE AWDIE SCDIE CKABIE EXCH AWDCH

JEOCIE : Injected end of conversion interrupt enable
bits : 0 - 0 (1 bit)

REOCIE : Regular end of conversion interrupt enable
bits : 1 - 1 (1 bit)

JOVRIE : Injected data overrun interrupt enable
bits : 2 - 2 (1 bit)

ROVRIE : Regular data overrun interrupt enable
bits : 3 - 3 (1 bit)

AWDIE : Analog watchdog interrupt enable
bits : 4 - 4 (1 bit)

SCDIE : Short-circuit detector interrupt enable
bits : 5 - 5 (1 bit)

CKABIE : Clock absence interrupt enable
bits : 6 - 6 (1 bit)

EXCH : Extremes detector channel selection
bits : 8 - 15 (8 bit)

AWDCH : Analog watchdog channel selection
bits : 16 - 23 (8 bit)


DFSDM1_ISR

interrupt and status register
address_offset : 0x208 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM1_ISR DFSDM1_ISR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 JEOCF REOCF JOVRF ROVRF AWDF JCIP RCIP CKABF SCDF

JEOCF : End of injected conversion flag
bits : 0 - 0 (1 bit)

REOCF : End of regular conversion flag
bits : 1 - 1 (1 bit)

JOVRF : Injected conversion overrun flag
bits : 2 - 2 (1 bit)

ROVRF : Regular conversion overrun flag
bits : 3 - 3 (1 bit)

AWDF : Analog watchdog
bits : 4 - 4 (1 bit)

JCIP : Injected conversion in progress status
bits : 13 - 13 (1 bit)

RCIP : Regular conversion in progress status
bits : 14 - 14 (1 bit)

CKABF : Clock absence flag
bits : 16 - 23 (8 bit)

SCDF : short-circuit detector flag
bits : 24 - 31 (8 bit)


DFSDM1_ICR

interrupt flag clear register
address_offset : 0x20C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM1_ICR DFSDM1_ICR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CLRJOVRF CLRROVRF CLRCKABF CLRSCDF

CLRJOVRF : Clear the injected conversion overrun flag
bits : 2 - 2 (1 bit)

CLRROVRF : Clear the regular conversion overrun flag
bits : 3 - 3 (1 bit)

CLRCKABF : Clear the clock absence flag
bits : 16 - 23 (8 bit)

CLRSCDF : Clear the short-circuit detector flag
bits : 24 - 31 (8 bit)


DFSDM1_JCHGR

injected channel group selection register
address_offset : 0x210 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM1_JCHGR DFSDM1_JCHGR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 JCHG

JCHG : Injected channel group selection
bits : 0 - 7 (8 bit)


DFSDM1_FCR

filter control register
address_offset : 0x214 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM1_FCR DFSDM1_FCR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 IOSR FOSR FORD

IOSR : Integrator oversampling ratio (averaging length)
bits : 0 - 7 (8 bit)

FOSR : Sinc filter oversampling ratio (decimation rate)
bits : 16 - 25 (10 bit)

FORD : Sinc filter order
bits : 29 - 31 (3 bit)


DFSDM1_JDATAR

data register for injected group
address_offset : 0x218 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM1_JDATAR DFSDM1_JDATAR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 JDATACH JDATA

JDATACH : Injected channel most recently converted
bits : 0 - 2 (3 bit)

JDATA : Injected group conversion data
bits : 8 - 31 (24 bit)


DFSDM1_RDATAR

data register for the regular channel
address_offset : 0x21C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM1_RDATAR DFSDM1_RDATAR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RDATACH RPEND RDATA

RDATACH : Regular channel most recently converted
bits : 0 - 2 (3 bit)

RPEND : Regular channel pending data
bits : 4 - 4 (1 bit)

RDATA : Regular channel conversion data
bits : 8 - 31 (24 bit)


DFSDM1_AWHTR

analog watchdog high threshold register
address_offset : 0x220 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM1_AWHTR DFSDM1_AWHTR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BKAWH AWHT

BKAWH : Break signal assignment to analog watchdog high threshold event
bits : 0 - 3 (4 bit)

AWHT : Analog watchdog high threshold
bits : 8 - 31 (24 bit)


DFSDM1_AWLTR

analog watchdog low threshold register
address_offset : 0x224 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM1_AWLTR DFSDM1_AWLTR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BKAWL AWLT

BKAWL : Break signal assignment to analog watchdog low threshold event
bits : 0 - 3 (4 bit)

AWLT : Analog watchdog low threshold
bits : 8 - 31 (24 bit)


DFSDM1_AWSR

analog watchdog status register
address_offset : 0x228 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM1_AWSR DFSDM1_AWSR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 AWLTF AWHTF

AWLTF : Analog watchdog low threshold flag
bits : 0 - 7 (8 bit)

AWHTF : Analog watchdog high threshold flag
bits : 8 - 15 (8 bit)


DFSDM1_AWCFR

analog watchdog clear flag register
address_offset : 0x22C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM1_AWCFR DFSDM1_AWCFR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CLRAWLTF CLRAWHTF

CLRAWLTF : Clear the analog watchdog low threshold flag
bits : 0 - 7 (8 bit)

CLRAWHTF : Clear the analog watchdog high threshold flag
bits : 8 - 15 (8 bit)


DFSDM1_EXMAX

Extremes detector maximum register
address_offset : 0x230 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM1_EXMAX DFSDM1_EXMAX read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 EXMAXCH EXMAX

EXMAXCH : Extremes detector maximum data channel
bits : 0 - 2 (3 bit)

EXMAX : Extremes detector maximum value
bits : 8 - 31 (24 bit)


DFSDM1_EXMIN

Extremes detector minimum register
address_offset : 0x234 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM1_EXMIN DFSDM1_EXMIN read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 EXMINCH EXMIN

EXMINCH : Extremes detector minimum data channel
bits : 0 - 2 (3 bit)

EXMIN : EXMIN
bits : 8 - 31 (24 bit)


DFSDM1_CNVTIMR

conversion timer register
address_offset : 0x238 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM1_CNVTIMR DFSDM1_CNVTIMR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CNVCNT

CNVCNT : 28-bit timer counting conversion time t = CNVCNT[27:0] / fDFSDM_CKIN
bits : 4 - 31 (28 bit)


CHCFG1R2

CHCFG1R2
address_offset : 0x24 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHCFG1R2 CHCFG1R2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DTRBS OFFSET

DTRBS : DTRBS
bits : 3 - 7 (5 bit)

OFFSET : OFFSET
bits : 8 - 31 (24 bit)


AWSCD1R

AWSCD1R
address_offset : 0x28 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

AWSCD1R AWSCD1R read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SCDT BKSCD AWFOSR AWFORD

SCDT : SCDT
bits : 0 - 7 (8 bit)

BKSCD : BKSCD
bits : 12 - 15 (4 bit)

AWFOSR : AWFOSR
bits : 16 - 20 (5 bit)

AWFORD : AWFORD
bits : 22 - 23 (2 bit)


CHWDAT1R

CHWDAT1R
address_offset : 0x2C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHWDAT1R CHWDAT1R read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 WDATA

WDATA : WDATA
bits : 0 - 15 (16 bit)


CHDATIN1R

CHDATIN1R
address_offset : 0x30 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHDATIN1R CHDATIN1R read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INDAT0 INDAT1

INDAT0 : INDAT0
bits : 0 - 15 (16 bit)

INDAT1 : INDAT1
bits : 16 - 31 (16 bit)


DFSDM2_CR1

control register 1
address_offset : 0x300 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM2_CR1 DFSDM2_CR1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DFEN JSWSTART JSYNC JSCAN JDMAEN JEXTSEL JEXTEN RSWSTART RCONT RSYNC RDMAEN RCH FAST AWFSEL

DFEN : DFSDM enable
bits : 0 - 0 (1 bit)

JSWSTART : Start a conversion of the injected group of channels
bits : 1 - 1 (1 bit)

JSYNC : Launch an injected conversion synchronously with the DFSDM0 JSWSTART trigger
bits : 3 - 3 (1 bit)

JSCAN : Scanning conversion mode for injected conversions
bits : 4 - 4 (1 bit)

JDMAEN : DMA channel enabled to read data for the injected channel group
bits : 5 - 5 (1 bit)

JEXTSEL : Trigger signal selection for launching injected conversions
bits : 8 - 10 (3 bit)

JEXTEN : Trigger enable and trigger edge selection for injected conversions
bits : 13 - 14 (2 bit)

RSWSTART : Software start of a conversion on the regular channel
bits : 17 - 17 (1 bit)

RCONT : Continuous mode selection for regular conversions
bits : 18 - 18 (1 bit)

RSYNC : Launch regular conversion synchronously with DFSDM0
bits : 19 - 19 (1 bit)

RDMAEN : DMA channel enabled to read data for the regular conversion
bits : 21 - 21 (1 bit)

RCH : Regular channel selection
bits : 24 - 26 (3 bit)

FAST : Fast conversion mode selection for regular conversions
bits : 29 - 29 (1 bit)

AWFSEL : Analog watchdog fast mode select
bits : 30 - 30 (1 bit)


DFSDM2_CR2

control register 2
address_offset : 0x304 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM2_CR2 DFSDM2_CR2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 JEOCIE REOCIE JOVRIE ROVRIE AWDIE SCDIE CKABIE EXCH AWDCH

JEOCIE : Injected end of conversion interrupt enable
bits : 0 - 0 (1 bit)

REOCIE : Regular end of conversion interrupt enable
bits : 1 - 1 (1 bit)

JOVRIE : Injected data overrun interrupt enable
bits : 2 - 2 (1 bit)

ROVRIE : Regular data overrun interrupt enable
bits : 3 - 3 (1 bit)

AWDIE : Analog watchdog interrupt enable
bits : 4 - 4 (1 bit)

SCDIE : Short-circuit detector interrupt enable
bits : 5 - 5 (1 bit)

CKABIE : Clock absence interrupt enable
bits : 6 - 6 (1 bit)

EXCH : Extremes detector channel selection
bits : 8 - 15 (8 bit)

AWDCH : Analog watchdog channel selection
bits : 16 - 23 (8 bit)


DFSDM2_ISR

interrupt and status register
address_offset : 0x308 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM2_ISR DFSDM2_ISR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 JEOCF REOCF JOVRF ROVRF AWDF JCIP RCIP CKABF SCDF

JEOCF : End of injected conversion flag
bits : 0 - 0 (1 bit)

REOCF : End of regular conversion flag
bits : 1 - 1 (1 bit)

JOVRF : Injected conversion overrun flag
bits : 2 - 2 (1 bit)

ROVRF : Regular conversion overrun flag
bits : 3 - 3 (1 bit)

AWDF : Analog watchdog
bits : 4 - 4 (1 bit)

JCIP : Injected conversion in progress status
bits : 13 - 13 (1 bit)

RCIP : Regular conversion in progress status
bits : 14 - 14 (1 bit)

CKABF : Clock absence flag
bits : 16 - 23 (8 bit)

SCDF : short-circuit detector flag
bits : 24 - 31 (8 bit)


DFSDM2_ICR

interrupt flag clear register
address_offset : 0x30C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM2_ICR DFSDM2_ICR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CLRJOVRF CLRROVRF CLRCKABF CLRSCDF

CLRJOVRF : Clear the injected conversion overrun flag
bits : 2 - 2 (1 bit)

CLRROVRF : Clear the regular conversion overrun flag
bits : 3 - 3 (1 bit)

CLRCKABF : Clear the clock absence flag
bits : 16 - 23 (8 bit)

CLRSCDF : Clear the short-circuit detector flag
bits : 24 - 31 (8 bit)


DFSDM2_JCHGR

injected channel group selection register
address_offset : 0x310 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM2_JCHGR DFSDM2_JCHGR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 JCHG

JCHG : Injected channel group selection
bits : 0 - 7 (8 bit)


DFSDM2_FCR

filter control register
address_offset : 0x314 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM2_FCR DFSDM2_FCR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 IOSR FOSR FORD

IOSR : Integrator oversampling ratio (averaging length)
bits : 0 - 7 (8 bit)

FOSR : Sinc filter oversampling ratio (decimation rate)
bits : 16 - 25 (10 bit)

FORD : Sinc filter order
bits : 29 - 31 (3 bit)


DFSDM2_JDATAR

data register for injected group
address_offset : 0x318 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM2_JDATAR DFSDM2_JDATAR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 JDATACH JDATA

JDATACH : Injected channel most recently converted
bits : 0 - 2 (3 bit)

JDATA : Injected group conversion data
bits : 8 - 31 (24 bit)


DFSDM2_RDATAR

data register for the regular channel
address_offset : 0x31C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM2_RDATAR DFSDM2_RDATAR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RDATACH RPEND RDATA

RDATACH : Regular channel most recently converted
bits : 0 - 2 (3 bit)

RPEND : Regular channel pending data
bits : 4 - 4 (1 bit)

RDATA : Regular channel conversion data
bits : 8 - 31 (24 bit)


DFSDM2_AWHTR

analog watchdog high threshold register
address_offset : 0x320 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM2_AWHTR DFSDM2_AWHTR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BKAWH AWHT

BKAWH : Break signal assignment to analog watchdog high threshold event
bits : 0 - 3 (4 bit)

AWHT : Analog watchdog high threshold
bits : 8 - 31 (24 bit)


DFSDM2_AWLTR

analog watchdog low threshold register
address_offset : 0x324 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM2_AWLTR DFSDM2_AWLTR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BKAWL AWLT

BKAWL : Break signal assignment to analog watchdog low threshold event
bits : 0 - 3 (4 bit)

AWLT : Analog watchdog low threshold
bits : 8 - 31 (24 bit)


DFSDM2_AWSR

analog watchdog status register
address_offset : 0x328 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM2_AWSR DFSDM2_AWSR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 AWLTF AWHTF

AWLTF : Analog watchdog low threshold flag
bits : 0 - 7 (8 bit)

AWHTF : Analog watchdog high threshold flag
bits : 8 - 15 (8 bit)


DFSDM2_AWCFR

analog watchdog clear flag register
address_offset : 0x32C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM2_AWCFR DFSDM2_AWCFR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CLRAWLTF CLRAWHTF

CLRAWLTF : Clear the analog watchdog low threshold flag
bits : 0 - 7 (8 bit)

CLRAWHTF : Clear the analog watchdog high threshold flag
bits : 8 - 15 (8 bit)


DFSDM2_EXMAX

Extremes detector maximum register
address_offset : 0x330 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM2_EXMAX DFSDM2_EXMAX read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 EXMAXCH EXMAX

EXMAXCH : Extremes detector maximum data channel
bits : 0 - 2 (3 bit)

EXMAX : Extremes detector maximum value
bits : 8 - 31 (24 bit)


DFSDM2_EXMIN

Extremes detector minimum register
address_offset : 0x334 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM2_EXMIN DFSDM2_EXMIN read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 EXMINCH EXMIN

EXMINCH : Extremes detector minimum data channel
bits : 0 - 2 (3 bit)

EXMIN : EXMIN
bits : 8 - 31 (24 bit)


DFSDM2_CNVTIMR

conversion timer register
address_offset : 0x338 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM2_CNVTIMR DFSDM2_CNVTIMR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CNVCNT

CNVCNT : 28-bit timer counting conversion time t = CNVCNT[27:0] / fDFSDM_CKIN
bits : 4 - 31 (28 bit)


CHCFG0R2

channel configuration y register
address_offset : 0x4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHCFG0R2 CHCFG0R2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DTRBS OFFSET

DTRBS : DTRBS
bits : 3 - 7 (5 bit)

OFFSET : OFFSET
bits : 8 - 31 (24 bit)


CHCFG2R1

CHCFG2R1
address_offset : 0x40 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHCFG2R1 CHCFG2R1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SITP SPICKSEL SCDEN CKABEN CHEN CHINSEL DATMPX DATPACK

SITP : SITP
bits : 0 - 1 (2 bit)

SPICKSEL : SPICKSEL
bits : 2 - 3 (2 bit)

SCDEN : SCDEN
bits : 5 - 5 (1 bit)

CKABEN : CKABEN
bits : 6 - 6 (1 bit)

CHEN : CHEN
bits : 7 - 7 (1 bit)

CHINSEL : CHINSEL
bits : 8 - 8 (1 bit)

DATMPX : DATMPX
bits : 12 - 13 (2 bit)

DATPACK : DATPACK
bits : 14 - 15 (2 bit)


DFSDM3_CR1

control register 1
address_offset : 0x400 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM3_CR1 DFSDM3_CR1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DFEN JSWSTART JSYNC JSCAN JDMAEN JEXTSEL JEXTEN RSWSTART RCONT RSYNC RDMAEN RCH FAST AWFSEL

DFEN : DFSDM enable
bits : 0 - 0 (1 bit)

JSWSTART : Start a conversion of the injected group of channels
bits : 1 - 1 (1 bit)

JSYNC : Launch an injected conversion synchronously with the DFSDM0 JSWSTART trigger
bits : 3 - 3 (1 bit)

JSCAN : Scanning conversion mode for injected conversions
bits : 4 - 4 (1 bit)

JDMAEN : DMA channel enabled to read data for the injected channel group
bits : 5 - 5 (1 bit)

JEXTSEL : Trigger signal selection for launching injected conversions
bits : 8 - 10 (3 bit)

JEXTEN : Trigger enable and trigger edge selection for injected conversions
bits : 13 - 14 (2 bit)

RSWSTART : Software start of a conversion on the regular channel
bits : 17 - 17 (1 bit)

RCONT : Continuous mode selection for regular conversions
bits : 18 - 18 (1 bit)

RSYNC : Launch regular conversion synchronously with DFSDM0
bits : 19 - 19 (1 bit)

RDMAEN : DMA channel enabled to read data for the regular conversion
bits : 21 - 21 (1 bit)

RCH : Regular channel selection
bits : 24 - 26 (3 bit)

FAST : Fast conversion mode selection for regular conversions
bits : 29 - 29 (1 bit)

AWFSEL : Analog watchdog fast mode select
bits : 30 - 30 (1 bit)


DFSDM3_CR2

control register 2
address_offset : 0x404 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM3_CR2 DFSDM3_CR2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 JEOCIE REOCIE JOVRIE ROVRIE AWDIE SCDIE CKABIE EXCH AWDCH

JEOCIE : Injected end of conversion interrupt enable
bits : 0 - 0 (1 bit)

REOCIE : Regular end of conversion interrupt enable
bits : 1 - 1 (1 bit)

JOVRIE : Injected data overrun interrupt enable
bits : 2 - 2 (1 bit)

ROVRIE : Regular data overrun interrupt enable
bits : 3 - 3 (1 bit)

AWDIE : Analog watchdog interrupt enable
bits : 4 - 4 (1 bit)

SCDIE : Short-circuit detector interrupt enable
bits : 5 - 5 (1 bit)

CKABIE : Clock absence interrupt enable
bits : 6 - 6 (1 bit)

EXCH : Extremes detector channel selection
bits : 8 - 15 (8 bit)

AWDCH : Analog watchdog channel selection
bits : 16 - 23 (8 bit)


DFSDM3_ISR

interrupt and status register
address_offset : 0x408 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM3_ISR DFSDM3_ISR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 JEOCF REOCF JOVRF ROVRF AWDF JCIP RCIP CKABF SCDF

JEOCF : End of injected conversion flag
bits : 0 - 0 (1 bit)

REOCF : End of regular conversion flag
bits : 1 - 1 (1 bit)

JOVRF : Injected conversion overrun flag
bits : 2 - 2 (1 bit)

ROVRF : Regular conversion overrun flag
bits : 3 - 3 (1 bit)

AWDF : Analog watchdog
bits : 4 - 4 (1 bit)

JCIP : Injected conversion in progress status
bits : 13 - 13 (1 bit)

RCIP : Regular conversion in progress status
bits : 14 - 14 (1 bit)

CKABF : Clock absence flag
bits : 16 - 23 (8 bit)

SCDF : short-circuit detector flag
bits : 24 - 31 (8 bit)


DFSDM3_ICR

interrupt flag clear register
address_offset : 0x40C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM3_ICR DFSDM3_ICR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CLRJOVRF CLRROVRF CLRCKABF CLRSCDF

CLRJOVRF : Clear the injected conversion overrun flag
bits : 2 - 2 (1 bit)

CLRROVRF : Clear the regular conversion overrun flag
bits : 3 - 3 (1 bit)

CLRCKABF : Clear the clock absence flag
bits : 16 - 23 (8 bit)

CLRSCDF : Clear the short-circuit detector flag
bits : 24 - 31 (8 bit)


DFSDM3_JCHGR

injected channel group selection register
address_offset : 0x410 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM3_JCHGR DFSDM3_JCHGR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 JCHG

JCHG : Injected channel group selection
bits : 0 - 7 (8 bit)


DFSDM3_FCR

filter control register
address_offset : 0x414 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM3_FCR DFSDM3_FCR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 IOSR FOSR FORD

IOSR : Integrator oversampling ratio (averaging length)
bits : 0 - 7 (8 bit)

FOSR : Sinc filter oversampling ratio (decimation rate)
bits : 16 - 25 (10 bit)

FORD : Sinc filter order
bits : 29 - 31 (3 bit)


DFSDM3_JDATAR

data register for injected group
address_offset : 0x418 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM3_JDATAR DFSDM3_JDATAR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 JDATACH JDATA

JDATACH : Injected channel most recently converted
bits : 0 - 2 (3 bit)

JDATA : Injected group conversion data
bits : 8 - 31 (24 bit)


DFSDM3_RDATAR

data register for the regular channel
address_offset : 0x41C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM3_RDATAR DFSDM3_RDATAR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RDATACH RPEND RDATA

RDATACH : Regular channel most recently converted
bits : 0 - 2 (3 bit)

RPEND : Regular channel pending data
bits : 4 - 4 (1 bit)

RDATA : Regular channel conversion data
bits : 8 - 31 (24 bit)


DFSDM3_AWHTR

analog watchdog high threshold register
address_offset : 0x420 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM3_AWHTR DFSDM3_AWHTR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BKAWH AWHT

BKAWH : Break signal assignment to analog watchdog high threshold event
bits : 0 - 3 (4 bit)

AWHT : Analog watchdog high threshold
bits : 8 - 31 (24 bit)


DFSDM3_AWLTR

analog watchdog low threshold register
address_offset : 0x424 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM3_AWLTR DFSDM3_AWLTR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BKAWL AWLT

BKAWL : Break signal assignment to analog watchdog low threshold event
bits : 0 - 3 (4 bit)

AWLT : Analog watchdog low threshold
bits : 8 - 31 (24 bit)


DFSDM3_AWSR

analog watchdog status register
address_offset : 0x428 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM3_AWSR DFSDM3_AWSR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 AWLTF AWHTF

AWLTF : Analog watchdog low threshold flag
bits : 0 - 7 (8 bit)

AWHTF : Analog watchdog high threshold flag
bits : 8 - 15 (8 bit)


DFSDM3_AWCFR

analog watchdog clear flag register
address_offset : 0x42C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DFSDM3_AWCFR DFSDM3_AWCFR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CLRAWLTF CLRAWHTF

CLRAWLTF : Clear the analog watchdog low threshold flag
bits : 0 - 7 (8 bit)

CLRAWHTF : Clear the analog watchdog high threshold flag
bits : 8 - 15 (8 bit)


DFSDM3_EXMAX

Extremes detector maximum register
address_offset : 0x430 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM3_EXMAX DFSDM3_EXMAX read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 EXMAXCH EXMAX

EXMAXCH : Extremes detector maximum data channel
bits : 0 - 2 (3 bit)

EXMAX : Extremes detector maximum value
bits : 8 - 31 (24 bit)


DFSDM3_EXMIN

Extremes detector minimum register
address_offset : 0x434 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM3_EXMIN DFSDM3_EXMIN read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 EXMINCH EXMIN

EXMINCH : Extremes detector minimum data channel
bits : 0 - 2 (3 bit)

EXMIN : EXMIN
bits : 8 - 31 (24 bit)


DFSDM3_CNVTIMR

conversion timer register
address_offset : 0x438 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

DFSDM3_CNVTIMR DFSDM3_CNVTIMR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CNVCNT

CNVCNT : 28-bit timer counting conversion time t = CNVCNT[27:0] / fDFSDM_CKIN
bits : 4 - 31 (28 bit)


CHCFG2R2

CHCFG2R2
address_offset : 0x44 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHCFG2R2 CHCFG2R2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DTRBS OFFSET

DTRBS : DTRBS
bits : 3 - 7 (5 bit)

OFFSET : OFFSET
bits : 8 - 31 (24 bit)


AWSCD2R

AWSCD2R
address_offset : 0x48 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

AWSCD2R AWSCD2R read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SCDT BKSCD AWFOSR AWFORD

SCDT : SCDT
bits : 0 - 7 (8 bit)

BKSCD : BKSCD
bits : 12 - 15 (4 bit)

AWFOSR : AWFOSR
bits : 16 - 20 (5 bit)

AWFORD : AWFORD
bits : 22 - 23 (2 bit)


CHWDAT2R

CHWDAT2R
address_offset : 0x4C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHWDAT2R CHWDAT2R read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 WDATA

WDATA : WDATA
bits : 0 - 15 (16 bit)


CHDATIN2R

CHDATIN2R
address_offset : 0x50 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHDATIN2R CHDATIN2R read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INDAT0 INDAT1

INDAT0 : INDAT0
bits : 0 - 15 (16 bit)

INDAT1 : INDAT1
bits : 16 - 31 (16 bit)


CHCFG3R1

CHCFG3R1
address_offset : 0x60 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHCFG3R1 CHCFG3R1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SITP SPICKSEL SCDEN CKABEN CHEN CHINSEL DATMPX DATPACK

SITP : SITP
bits : 0 - 1 (2 bit)

SPICKSEL : SPICKSEL
bits : 2 - 3 (2 bit)

SCDEN : SCDEN
bits : 5 - 5 (1 bit)

CKABEN : CKABEN
bits : 6 - 6 (1 bit)

CHEN : CHEN
bits : 7 - 7 (1 bit)

CHINSEL : CHINSEL
bits : 8 - 8 (1 bit)

DATMPX : DATMPX
bits : 12 - 13 (2 bit)

DATPACK : DATPACK
bits : 14 - 15 (2 bit)


CHCFG3R2

CHCFG3R2
address_offset : 0x64 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHCFG3R2 CHCFG3R2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DTRBS OFFSET

DTRBS : DTRBS
bits : 3 - 7 (5 bit)

OFFSET : OFFSET
bits : 8 - 31 (24 bit)


AWSCD3R

AWSCD3R
address_offset : 0x68 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

AWSCD3R AWSCD3R read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SCDT BKSCD AWFOSR AWFORD

SCDT : SCDT
bits : 0 - 7 (8 bit)

BKSCD : BKSCD
bits : 12 - 15 (4 bit)

AWFOSR : AWFOSR
bits : 16 - 20 (5 bit)

AWFORD : AWFORD
bits : 22 - 23 (2 bit)


CHWDAT3R

CHWDAT3R
address_offset : 0x6C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHWDAT3R CHWDAT3R read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 WDATA

WDATA : WDATA
bits : 0 - 15 (16 bit)


CHDATIN3R

CHDATIN3R
address_offset : 0x70 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHDATIN3R CHDATIN3R read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INDAT0 INDAT1

INDAT0 : INDAT0
bits : 0 - 15 (16 bit)

INDAT1 : INDAT1
bits : 16 - 31 (16 bit)


AWSCD0R

analog watchdog and short-circuit detector register
address_offset : 0x8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

AWSCD0R AWSCD0R read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SCDT BKSCD AWFOSR AWFORD

SCDT : SCDT
bits : 0 - 7 (8 bit)

BKSCD : BKSCD
bits : 12 - 15 (4 bit)

AWFOSR : AWFOSR
bits : 16 - 20 (5 bit)

AWFORD : AWFORD
bits : 22 - 23 (2 bit)


CHCFG4R1

CHCFG4R1
address_offset : 0x80 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHCFG4R1 CHCFG4R1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SITP SPICKSEL SCDEN CKABEN CHEN CHINSEL DATMPX DATPACK

SITP : SITP
bits : 0 - 1 (2 bit)

SPICKSEL : SPICKSEL
bits : 2 - 3 (2 bit)

SCDEN : SCDEN
bits : 5 - 5 (1 bit)

CKABEN : CKABEN
bits : 6 - 6 (1 bit)

CHEN : CHEN
bits : 7 - 7 (1 bit)

CHINSEL : CHINSEL
bits : 8 - 8 (1 bit)

DATMPX : DATMPX
bits : 12 - 13 (2 bit)

DATPACK : DATPACK
bits : 14 - 15 (2 bit)


CHCFG4R2

CHCFG4R2
address_offset : 0x84 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHCFG4R2 CHCFG4R2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DTRBS OFFSET

DTRBS : DTRBS
bits : 3 - 7 (5 bit)

OFFSET : OFFSET
bits : 8 - 31 (24 bit)


AWSCD4R

AWSCD4R
address_offset : 0x88 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

AWSCD4R AWSCD4R read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SCDT BKSCD AWFOSR AWFORD

SCDT : SCDT
bits : 0 - 7 (8 bit)

BKSCD : BKSCD
bits : 12 - 15 (4 bit)

AWFOSR : AWFOSR
bits : 16 - 20 (5 bit)

AWFORD : AWFORD
bits : 22 - 23 (2 bit)


CHWDAT4R

CHWDAT4R
address_offset : 0x8C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHWDAT4R CHWDAT4R read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 WDATA

WDATA : WDATA
bits : 0 - 15 (16 bit)


CHDATIN4R

CHDATIN4R
address_offset : 0x90 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHDATIN4R CHDATIN4R read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INDAT0 INDAT1

INDAT0 : INDAT0
bits : 0 - 15 (16 bit)

INDAT1 : INDAT1
bits : 16 - 31 (16 bit)


CHCFG5R1

CHCFG5R1
address_offset : 0xA0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHCFG5R1 CHCFG5R1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SITP SPICKSEL SCDEN CKABEN CHEN CHINSEL DATMPX DATPACK

SITP : SITP
bits : 0 - 1 (2 bit)

SPICKSEL : SPICKSEL
bits : 2 - 3 (2 bit)

SCDEN : SCDEN
bits : 5 - 5 (1 bit)

CKABEN : CKABEN
bits : 6 - 6 (1 bit)

CHEN : CHEN
bits : 7 - 7 (1 bit)

CHINSEL : CHINSEL
bits : 8 - 8 (1 bit)

DATMPX : DATMPX
bits : 12 - 13 (2 bit)

DATPACK : DATPACK
bits : 14 - 15 (2 bit)


CHCFG5R2

CHCFG5R2
address_offset : 0xA4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHCFG5R2 CHCFG5R2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DTRBS OFFSET

DTRBS : DTRBS
bits : 3 - 7 (5 bit)

OFFSET : OFFSET
bits : 8 - 31 (24 bit)


AWSCD5R

AWSCD5R
address_offset : 0xA8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

AWSCD5R AWSCD5R read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SCDT BKSCD AWFOSR AWFORD

SCDT : SCDT
bits : 0 - 7 (8 bit)

BKSCD : BKSCD
bits : 12 - 15 (4 bit)

AWFOSR : AWFOSR
bits : 16 - 20 (5 bit)

AWFORD : AWFORD
bits : 22 - 23 (2 bit)


CHWDAT5R

CHWDAT5R
address_offset : 0xAC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHWDAT5R CHWDAT5R read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 WDATA

WDATA : WDATA
bits : 0 - 15 (16 bit)


CHDATIN5R

CHDATIN5R
address_offset : 0xB0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHDATIN5R CHDATIN5R read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INDAT0 INDAT1

INDAT0 : INDAT0
bits : 0 - 15 (16 bit)

INDAT1 : INDAT1
bits : 16 - 31 (16 bit)


CHWDAT0R

channel watchdog filter data register
address_offset : 0xC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHWDAT0R CHWDAT0R read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 WDATA

WDATA : WDATA
bits : 0 - 15 (16 bit)


CHCFG6R1

CHCFG6R1
address_offset : 0xC0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHCFG6R1 CHCFG6R1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SITP SPICKSEL SCDEN CKABEN CHEN CHINSEL DATMPX DATPACK

SITP : SITP
bits : 0 - 1 (2 bit)

SPICKSEL : SPICKSEL
bits : 2 - 3 (2 bit)

SCDEN : SCDEN
bits : 5 - 5 (1 bit)

CKABEN : CKABEN
bits : 6 - 6 (1 bit)

CHEN : CHEN
bits : 7 - 7 (1 bit)

CHINSEL : CHINSEL
bits : 8 - 8 (1 bit)

DATMPX : DATMPX
bits : 12 - 13 (2 bit)

DATPACK : DATPACK
bits : 14 - 15 (2 bit)


CHCFG6R2

CHCFG6R2
address_offset : 0xC4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHCFG6R2 CHCFG6R2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DTRBS OFFSET

DTRBS : DTRBS
bits : 3 - 7 (5 bit)

OFFSET : OFFSET
bits : 8 - 31 (24 bit)


AWSCD6R

AWSCD6R
address_offset : 0xC8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

AWSCD6R AWSCD6R read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SCDT BKSCD AWFOSR AWFORD

SCDT : SCDT
bits : 0 - 7 (8 bit)

BKSCD : BKSCD
bits : 12 - 15 (4 bit)

AWFOSR : AWFOSR
bits : 16 - 20 (5 bit)

AWFORD : AWFORD
bits : 22 - 23 (2 bit)


CHWDAT6R

CHWDAT6R
address_offset : 0xCC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHWDAT6R CHWDAT6R read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 WDATA

WDATA : WDATA
bits : 0 - 15 (16 bit)


CHDATIN6R

CHDATIN6R
address_offset : 0xD0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHDATIN6R CHDATIN6R read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INDAT0 INDAT1

INDAT0 : INDAT0
bits : 0 - 15 (16 bit)

INDAT1 : INDAT1
bits : 16 - 31 (16 bit)


CHCFG7R1

CHCFG7R1
address_offset : 0xE0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHCFG7R1 CHCFG7R1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SITP SPICKSEL SCDEN CKABEN CHEN CHINSEL DATMPX DATPACK

SITP : SITP
bits : 0 - 1 (2 bit)

SPICKSEL : SPICKSEL
bits : 2 - 3 (2 bit)

SCDEN : SCDEN
bits : 5 - 5 (1 bit)

CKABEN : CKABEN
bits : 6 - 6 (1 bit)

CHEN : CHEN
bits : 7 - 7 (1 bit)

CHINSEL : CHINSEL
bits : 8 - 8 (1 bit)

DATMPX : DATMPX
bits : 12 - 13 (2 bit)

DATPACK : DATPACK
bits : 14 - 15 (2 bit)


CHCFG7R2

CHCFG7R2
address_offset : 0xE4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHCFG7R2 CHCFG7R2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DTRBS OFFSET

DTRBS : DTRBS
bits : 3 - 7 (5 bit)

OFFSET : OFFSET
bits : 8 - 31 (24 bit)


AWSCD7R

AWSCD7R
address_offset : 0xE8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

AWSCD7R AWSCD7R read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SCDT BKSCD AWFOSR AWFORD

SCDT : SCDT
bits : 0 - 7 (8 bit)

BKSCD : BKSCD
bits : 12 - 15 (4 bit)

AWFOSR : AWFOSR
bits : 16 - 20 (5 bit)

AWFORD : AWFORD
bits : 22 - 23 (2 bit)


CHWDAT7R

CHWDAT7R
address_offset : 0xEC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHWDAT7R CHWDAT7R read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 WDATA

WDATA : WDATA
bits : 0 - 15 (16 bit)


CHDATIN7R

CHDATIN7R
address_offset : 0xF0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CHDATIN7R CHDATIN7R read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INDAT0 INDAT1

INDAT0 : INDAT0
bits : 0 - 15 (16 bit)

INDAT1 : INDAT1
bits : 16 - 31 (16 bit)



Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !

This website is sponsored by EmbeetleEmbeetle, an IDE designed from scratch for embedded software developers.