\n

Ethernet

Peripheral Memory Blocks

address_offset : 0x0 Bytes (0x0)
size : 0x400 byte (0x0)
mem_usage : registers
protection :

Registers

MMCCR

MMCTIMR

MMCRIR

MMCTGFSCCR

MMCTGFMSCCR

MMCTGFCR

MMCTIR

MMCRFCECR

MMCRFAECR

MMCRIMR

MMCRGUFCR


MMCCR

Ethernet MMC control register
address_offset : 0x0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

MMCCR MMCCR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CR CSR ROR MCF MCP MCFHP

CR : CR
bits : 0 - 0 (1 bit)

CSR : CSR
bits : 1 - 1 (1 bit)

ROR : ROR
bits : 2 - 2 (1 bit)

MCF : MCF
bits : 3 - 3 (1 bit)

MCP : MCP
bits : 4 - 4 (1 bit)

MCFHP : MCFHP
bits : 5 - 5 (1 bit)


MMCTIMR

Ethernet MMC transmit interrupt mask register
address_offset : 0x10 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

MMCTIMR MMCTIMR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TGFSCM TGFMSCM TGFM

TGFSCM : TGFSCM
bits : 14 - 14 (1 bit)

TGFMSCM : TGFMSCM
bits : 15 - 15 (1 bit)

TGFM : TGFM
bits : 16 - 16 (1 bit)


MMCRIR

Ethernet MMC receive interrupt register
address_offset : 0x4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

MMCRIR MMCRIR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RFCES RFAES RGUFS

RFCES : RFCES
bits : 5 - 5 (1 bit)

RFAES : RFAES
bits : 6 - 6 (1 bit)

RGUFS : RGUFS
bits : 17 - 17 (1 bit)


MMCTGFSCCR

Ethernet MMC transmitted good frames after a single collision counter
address_offset : 0x4C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

MMCTGFSCCR MMCTGFSCCR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TGFSCC

TGFSCC : TGFSCC
bits : 0 - 31 (32 bit)


MMCTGFMSCCR

Ethernet MMC transmitted good frames after more than a single collision
address_offset : 0x50 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

MMCTGFMSCCR MMCTGFMSCCR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TGFMSCC

TGFMSCC : TGFMSCC
bits : 0 - 31 (32 bit)


MMCTGFCR

Ethernet MMC transmitted good frames counter register
address_offset : 0x68 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

MMCTGFCR MMCTGFCR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TGFC

TGFC : HTL
bits : 0 - 31 (32 bit)


MMCTIR

Ethernet MMC transmit interrupt register
address_offset : 0x8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

MMCTIR MMCTIR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TGFSCS TGFMSCS TGFS

TGFSCS : TGFSCS
bits : 14 - 14 (1 bit)

TGFMSCS : TGFMSCS
bits : 15 - 15 (1 bit)

TGFS : TGFS
bits : 21 - 21 (1 bit)


MMCRFCECR

Ethernet MMC received frames with CRC error counter register
address_offset : 0x94 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

MMCRFCECR MMCRFCECR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RFCFC

RFCFC : RFCFC
bits : 0 - 31 (32 bit)


MMCRFAECR

Ethernet MMC received frames with alignment error counter register
address_offset : 0x98 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

MMCRFAECR MMCRFAECR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RFAEC

RFAEC : RFAEC
bits : 0 - 31 (32 bit)


MMCRIMR

Ethernet MMC receive interrupt mask register
address_offset : 0xC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

MMCRIMR MMCRIMR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RFCEM RFAEM RGUFM

RFCEM : RFCEM
bits : 5 - 5 (1 bit)

RFAEM : RFAEM
bits : 6 - 6 (1 bit)

RGUFM : RGUFM
bits : 17 - 17 (1 bit)


MMCRGUFCR

MMC received good unicast frames counter register
address_offset : 0xC4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

MMCRGUFCR MMCRGUFCR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 RGUFC

RGUFC : RGUFC
bits : 0 - 31 (32 bit)



Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !

This website is sponsored by EmbeetleEmbeetle, an IDE designed from scratch for embedded software developers.