\n
address_offset : 0x0 Bytes (0x0)
size : 0x400 byte (0x0)
mem_usage : registers
protection :
interrupt and status register
address_offset : 0x0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
CMPM : Compare match
bits : 0 - 0 (1 bit)
ARRM : Autoreload match
bits : 1 - 1 (1 bit)
EXTTRIG : External trigger edge event
bits : 2 - 2 (1 bit)
CMPOK : Compare register update OK
bits : 3 - 3 (1 bit)
ARROK : Autoreload register update OK
bits : 4 - 4 (1 bit)
UP : Counter direction change down to up
bits : 5 - 5 (1 bit)
DOWN : Counter direction change up to down
bits : 6 - 6 (1 bit)
UE : LPTIM update event occurred
bits : 7 - 7 (1 bit)
REPOK : Repetition register update Ok
bits : 8 - 8 (1 bit)
control register
address_offset : 0x10 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
ENABLE : ENABLE
bits : 0 - 0 (1 bit)
SNGSTRT : SNGSTRT
bits : 1 - 1 (1 bit)
CNTSTRT : CNTSTRT
bits : 2 - 2 (1 bit)
COUNTRST : COUNTRST
bits : 3 - 3 (1 bit)
RSTARE : RSTARE
bits : 4 - 4 (1 bit)
compare register
address_offset : 0x14 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CMP : CMP
bits : 0 - 15 (16 bit)
autoreload register
address_offset : 0x18 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
ARR : Auto reload value
bits : 0 - 15 (16 bit)
counter register
address_offset : 0x1C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
CNT : Counter value
bits : 0 - 15 (16 bit)
option register
address_offset : 0x20 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
OR_0 : Option register bit 0
bits : 0 - 0 (1 bit)
OR_1 : Option register bit 1
bits : 1 - 1 (1 bit)
repetition register
address_offset : 0x28 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
REP : Repetition register value
bits : 0 - 7 (8 bit)
interrupt clear register
address_offset : 0x4 Bytes (0x0)
size : 32 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0
CMPMCF : compare match Clear Flag
bits : 0 - 0 (1 bit)
ARRMCF : Autoreload match Clear Flag
bits : 1 - 1 (1 bit)
EXTTRIGCF : External trigger valid edge Clear Flag
bits : 2 - 2 (1 bit)
CMPOKCF : Compare register update OK Clear Flag
bits : 3 - 3 (1 bit)
ARROKCF : Autoreload register update OK Clear Flag
bits : 4 - 4 (1 bit)
UPCF : Direction change to UP Clear Flag
bits : 5 - 5 (1 bit)
DOWNCF : Direction change to down Clear Flag
bits : 6 - 6 (1 bit)
UECF : Update event clear flag
bits : 7 - 7 (1 bit)
REPOKCF : Repetition register update OK clear flag
bits : 8 - 8 (1 bit)
interrupt enable register
address_offset : 0x8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CMPMIE : Compare match Interrupt Enable
bits : 0 - 0 (1 bit)
ARRMIE : Autoreload match Interrupt Enable
bits : 1 - 1 (1 bit)
EXTTRIGIE : External trigger valid edge Interrupt Enable
bits : 2 - 2 (1 bit)
CMPOKIE : Compare register update OK Interrupt Enable
bits : 3 - 3 (1 bit)
ARROKIE : Autoreload register update OK Interrupt Enable
bits : 4 - 4 (1 bit)
UPIE : Direction change to UP Interrupt Enable
bits : 5 - 5 (1 bit)
DOWNIE : Direction change to down Interrupt Enable
bits : 6 - 6 (1 bit)
UEIE : Update event interrupt enable
bits : 7 - 7 (1 bit)
REPOKIE : Repetition register update OK interrupt Enable
bits : 8 - 8 (1 bit)
configuration register
address_offset : 0xC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CKSEL : CKSEL
bits : 0 - 0 (1 bit)
CKPOL : CKPOL
bits : 1 - 2 (2 bit)
CKFLT : CKFLT
bits : 3 - 4 (2 bit)
TRGFLT : TRGFLT
bits : 6 - 7 (2 bit)
PRESC : PRESC
bits : 9 - 11 (3 bit)
TRIGSEL : TRIGSEL
bits : 13 - 15 (3 bit)
TRIGEN : TRIGEN
bits : 17 - 18 (2 bit)
TIMOUT : TIMOUT
bits : 19 - 19 (1 bit)
WAVE : WAVE
bits : 20 - 20 (1 bit)
WAVPOL : WAVPOL
bits : 21 - 21 (1 bit)
PRELOAD : PRELOAD
bits : 22 - 22 (1 bit)
COUNTMODE : COUNTMODE
bits : 23 - 23 (1 bit)
ENC : ENC
bits : 24 - 24 (1 bit)
Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !
This website is sponsored by Embeetle, an IDE designed from scratch for embedded software developers.