\n
address_offset : 0x0 Bytes (0x0)
size : 0x1000 byte (0x0)
mem_usage : registers
protection :
No Description
address_offset : 0x0 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
IPVERSION : New BitField
bits : 0 - 31 (32 bit)
access : read-only
No Description
address_offset : 0x10 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
CH0VAL : Channel 0 Current Value
bits : 0 - 0 (1 bit)
access : read-only
CH1VAL : Channel 1 Current Value
bits : 1 - 1 (1 bit)
access : read-only
CH2VAL : Channel 2 Current Value
bits : 2 - 2 (1 bit)
access : read-only
CH3VAL : Channel 3 Current Value
bits : 3 - 3 (1 bit)
access : read-only
CH4VAL : Channel 4 Current Value
bits : 4 - 4 (1 bit)
access : read-only
CH5VAL : Channel 5 Current Value
bits : 5 - 5 (1 bit)
access : read-only
CH6VAL : Channel 6 Current Value
bits : 6 - 6 (1 bit)
access : read-only
CH7VAL : Channel 7 Current Value
bits : 7 - 7 (1 bit)
access : read-only
CH8VAL : Channel 8 Current Value
bits : 8 - 8 (1 bit)
access : read-only
CH9VAL : Channel 9 Current Value
bits : 9 - 9 (1 bit)
access : read-only
CH10VAL : Channel 10 Current Value
bits : 10 - 10 (1 bit)
access : read-only
CH11VAL : Channel 11 Current Value
bits : 11 - 11 (1 bit)
access : read-only
CH12VAL : Channel 12 Current Value
bits : 12 - 12 (1 bit)
access : read-only
CH13VAL : Channel 13 current value
bits : 13 - 13 (1 bit)
access : read-only
CH14VAL : Channel 14 current value
bits : 14 - 14 (1 bit)
access : read-only
CH15VAL : Channel 15 current value
bits : 15 - 15 (1 bit)
access : read-only
RXEN Consumer register
address_offset : 0x100 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : RXEN async channel select
bits : 0 - 3 (4 bit)
access : read-write
TXEN Consumer register
address_offset : 0x104 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : TXEN async channel select
bits : 0 - 3 (4 bit)
access : read-write
TAMPERSRC25 consumer register
address_offset : 0x108 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : TAMPERSRC25 async channel select
bits : 0 - 3 (4 bit)
access : read-write
TAMPERSRC26 Consumer register
address_offset : 0x10C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : TAMPERSRC26 async channel select
bits : 0 - 3 (4 bit)
access : read-write
TAMPERSRC27 Consumer register
address_offset : 0x110 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : TAMPERSRC27 async channel select
bits : 0 - 3 (4 bit)
access : read-write
TAMPERSRC28 Consumer register
address_offset : 0x114 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : TAMPERSRC28 async channel select
bits : 0 - 3 (4 bit)
access : read-write
TAMPERSRC29 Consumer register
address_offset : 0x118 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : TAMPERSRC29 async channel select
bits : 0 - 3 (4 bit)
access : read-write
TAMPERSRC30 Consumer register
address_offset : 0x11C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : TAMPERSRC30 async channel select
bits : 0 - 3 (4 bit)
access : read-write
TAMPERSRC31 Consumer register
address_offset : 0x120 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : TAMPERSRC31 async channel select
bits : 0 - 3 (4 bit)
access : read-write
IN0 consumer register
address_offset : 0x124 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : IN0 async channel select
bits : 0 - 3 (4 bit)
access : read-write
IN1 Consumer register
address_offset : 0x128 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : IN1 async channel select
bits : 0 - 3 (4 bit)
access : read-write
OSCREQ consumer register
address_offset : 0x12C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : OSC async channel select
bits : 0 - 3 (4 bit)
access : read-write
TIMEOUT Consumer register
address_offset : 0x130 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : TIMEOUT async channel select
bits : 0 - 3 (4 bit)
access : read-write
CTI consumer register
address_offset : 0x134 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CTI async channel select
bits : 0 - 3 (4 bit)
access : read-write
CTI Consumer register
address_offset : 0x138 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CTI async channel select
bits : 0 - 3 (4 bit)
access : read-write
CTI Consumer register
address_offset : 0x13C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CTI async channel select
bits : 0 - 3 (4 bit)
access : read-write
No Description
address_offset : 0x14 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
CH0VAL : Channel Value
bits : 0 - 0 (1 bit)
access : read-only
CH1VAL : Channel Value
bits : 1 - 1 (1 bit)
access : read-only
CH2VAL : Channel Value
bits : 2 - 2 (1 bit)
access : read-only
CH3VAL : Channel Value
bits : 3 - 3 (1 bit)
access : read-only
CTI Consumer register
address_offset : 0x140 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CTI async channel select
bits : 0 - 3 (4 bit)
access : read-write
M33 Consumer register
address_offset : 0x144 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : M33 async channel select
bits : 0 - 3 (4 bit)
access : read-write
CC0 consumer register
address_offset : 0x148 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CC0 async channel select
bits : 0 - 3 (4 bit)
access : read-write
SPRSSEL : CC0 sync channel select
bits : 8 - 9 (2 bit)
access : read-write
CC1 Consumer register
address_offset : 0x14C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CC1 async channel select
bits : 0 - 3 (4 bit)
access : read-write
SPRSSEL : CC1 sync channel select
bits : 8 - 9 (2 bit)
access : read-write
CC2 Consumer register
address_offset : 0x150 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CC2 async channel select
bits : 0 - 3 (4 bit)
access : read-write
SPRSSEL : CC2 sync channel select
bits : 8 - 9 (2 bit)
access : read-write
DTI Consumer register
address_offset : 0x154 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : DTI async channel select
bits : 0 - 3 (4 bit)
access : read-write
DTI Consumer register
address_offset : 0x158 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : DTI async channel select
bits : 0 - 3 (4 bit)
access : read-write
DTI Consumer register
address_offset : 0x15C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : DTI async channel select
bits : 0 - 3 (4 bit)
access : read-write
CC0 consumer register
address_offset : 0x160 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CC0 async channel select
bits : 0 - 3 (4 bit)
access : read-write
SPRSSEL : CC0 sync channel select
bits : 8 - 9 (2 bit)
access : read-write
CC1 Consumer register
address_offset : 0x164 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CC1 async channel select
bits : 0 - 3 (4 bit)
access : read-write
SPRSSEL : CC1 sync channel select
bits : 8 - 9 (2 bit)
access : read-write
CC2 Consumer register
address_offset : 0x168 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CC2 async channel select
bits : 0 - 3 (4 bit)
access : read-write
SPRSSEL : CC2 sync channel select
bits : 8 - 9 (2 bit)
access : read-write
DTI Consumer register
address_offset : 0x16C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : DTI async channel select
bits : 0 - 3 (4 bit)
access : read-write
DTI Consumer register
address_offset : 0x170 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : DTI async channel select
bits : 0 - 3 (4 bit)
access : read-write
DTI Consumer register
address_offset : 0x174 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : DTI async channel select
bits : 0 - 3 (4 bit)
access : read-write
CC0 consumer register
address_offset : 0x178 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CC0 async channel select
bits : 0 - 3 (4 bit)
access : read-write
SPRSSEL : CC0 sync channel select
bits : 8 - 9 (2 bit)
access : read-write
CC1 Consumer register
address_offset : 0x17C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CC1 async channel select
bits : 0 - 3 (4 bit)
access : read-write
SPRSSEL : CC1 sync channel select
bits : 8 - 9 (2 bit)
access : read-write
No Description
address_offset : 0x18 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SIGSEL : Signal Select
bits : 0 - 2 (3 bit)
access : read-write
Enumeration:
0 : NONE
End of enumeration elements list.
SOURCESEL : Source Select
bits : 8 - 14 (7 bit)
access : read-write
FNSEL : Function Select
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
0 : LOGICAL_ZERO
Logical 0
1 : A_NOR_B
A NOR B
2 : NOT_A_AND_B
(!A) AND B
3 : NOT_A
!A
4 : A_AND_NOT_B
A AND (!B)
5 : NOT_B
!B
6 : A_XOR_B
A XOR B
7 : A_NAND_B
A NAND B
8 : A_AND_B
A AND B
9 : A_XNOR_B
A XNOR B
10 : B
B
11 : NOT_A_OR_B
(!A) OR B
12 : A
A
13 : A_OR_NOT_B
A OR (!B)
14 : A_OR_B
A OR B
15 : LOGICAL_ONE
Logical 1
End of enumeration elements list.
AUXSEL : Aux Select
bits : 24 - 27 (4 bit)
access : read-write
CC2 Consumer register
address_offset : 0x180 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CC2 async channel select
bits : 0 - 3 (4 bit)
access : read-write
SPRSSEL : CC2 sync channel select
bits : 8 - 9 (2 bit)
access : read-write
DTI Consumer register
address_offset : 0x184 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : DTI async channel select
bits : 0 - 3 (4 bit)
access : read-write
DTI Consumer register
address_offset : 0x188 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : DTI async channel select
bits : 0 - 3 (4 bit)
access : read-write
DTI Consumer register
address_offset : 0x18C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : DTI async channel select
bits : 0 - 3 (4 bit)
access : read-write
CC0 consumer register
address_offset : 0x190 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CC0 async channel select
bits : 0 - 3 (4 bit)
access : read-write
SPRSSEL : CC0 sync channel select
bits : 8 - 9 (2 bit)
access : read-write
CC1 Consumer register
address_offset : 0x194 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CC1 async channel select
bits : 0 - 3 (4 bit)
access : read-write
SPRSSEL : CC1 sync channel select
bits : 8 - 9 (2 bit)
access : read-write
CC2 Consumer register
address_offset : 0x198 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CC2 async channel select
bits : 0 - 3 (4 bit)
access : read-write
SPRSSEL : CC2 sync channel select
bits : 8 - 9 (2 bit)
access : read-write
DTI Consumer register
address_offset : 0x19C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : DTI async channel select
bits : 0 - 3 (4 bit)
access : read-write
DTI Consumer register
address_offset : 0x1A0 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : DTI async channel select
bits : 0 - 3 (4 bit)
access : read-write
DTI Consumer register
address_offset : 0x1A4 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : DTI async channel select
bits : 0 - 3 (4 bit)
access : read-write
CC0 consumer register
address_offset : 0x1A8 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CC0 async channel select
bits : 0 - 3 (4 bit)
access : read-write
SPRSSEL : CC0 sync channel select
bits : 8 - 9 (2 bit)
access : read-write
CC1 Consumer register
address_offset : 0x1AC Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CC1 async channel select
bits : 0 - 3 (4 bit)
access : read-write
SPRSSEL : CC1 sync channel select
bits : 8 - 9 (2 bit)
access : read-write
CC2 Consumer register
address_offset : 0x1B0 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CC2 async channel select
bits : 0 - 3 (4 bit)
access : read-write
SPRSSEL : CC2 sync channel select
bits : 8 - 9 (2 bit)
access : read-write
DTI Consumer register
address_offset : 0x1B4 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : DTI async channel select
bits : 0 - 3 (4 bit)
access : read-write
DTI Consumer register
address_offset : 0x1B8 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : DTI async channel select
bits : 0 - 3 (4 bit)
access : read-write
DTI Consumer register
address_offset : 0x1BC Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : DTI async channel select
bits : 0 - 3 (4 bit)
access : read-write
No Description
address_offset : 0x1C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SIGSEL : Signal Select
bits : 0 - 2 (3 bit)
access : read-write
Enumeration:
0 : NONE
End of enumeration elements list.
SOURCESEL : Source Select
bits : 8 - 14 (7 bit)
access : read-write
FNSEL : Function Select
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
0 : LOGICAL_ZERO
Logical 0
1 : A_NOR_B
A NOR B
2 : NOT_A_AND_B
(!A) AND B
3 : NOT_A
!A
4 : A_AND_NOT_B
A AND (!B)
5 : NOT_B
!B
6 : A_XOR_B
A XOR B
7 : A_NAND_B
A NAND B
8 : A_AND_B
A AND B
9 : A_XNOR_B
A XNOR B
10 : B
B
11 : NOT_A_OR_B
(!A) OR B
12 : A
A
13 : A_OR_NOT_B
A OR (!B)
14 : A_OR_B
A OR B
15 : LOGICAL_ONE
Logical 1
End of enumeration elements list.
AUXSEL : Aux Select
bits : 24 - 27 (4 bit)
access : read-write
CLK consumer register
address_offset : 0x1C0 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CLK async channel select
bits : 0 - 3 (4 bit)
access : read-write
IR Consumer register
address_offset : 0x1C4 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : IR async channel select
bits : 0 - 3 (4 bit)
access : read-write
RX Consumer register
address_offset : 0x1C8 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : RX async channel select
bits : 0 - 3 (4 bit)
access : read-write
TRIGGER Consumer register
address_offset : 0x1CC Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : TRIGGER async channel select
bits : 0 - 3 (4 bit)
access : read-write
ASYNCTRIG consumer register
address_offset : 0x1DC Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : ASYNCTRIG async channel select
bits : 0 - 3 (4 bit)
access : read-write
ASYNCTRIG Consumer register
address_offset : 0x1E0 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : ASYNCTRIG async channel select
bits : 0 - 3 (4 bit)
access : read-write
SYNCTRIG Consumer register
address_offset : 0x1E4 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SPRSSEL : SYNCTRIG sync channel select
bits : 8 - 9 (2 bit)
access : read-write
SYNCTRIG Consumer register
address_offset : 0x1E8 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SPRSSEL : SYNCTRIG sync channel select
bits : 8 - 9 (2 bit)
access : read-write
ASYNCTRIG consumer register
address_offset : 0x1EC Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : ASYNCTRIG async channel select
bits : 0 - 3 (4 bit)
access : read-write
ASYNCTRIG Consumer register
address_offset : 0x1F0 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : ASYNCTRIG async channel select
bits : 0 - 3 (4 bit)
access : read-write
SYNCTRIG Consumer register
address_offset : 0x1F4 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SPRSSEL : SYNCTRIG sync channel select
bits : 8 - 9 (2 bit)
access : read-write
SYNCTRIG Consumer register
address_offset : 0x1F8 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SPRSSEL : SYNCTRIG sync channel select
bits : 8 - 9 (2 bit)
access : read-write
SRC0 consumer register
address_offset : 0x1FC Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : SRC0 async channel select
bits : 0 - 3 (4 bit)
access : read-write
No Description
address_offset : 0x20 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SIGSEL : Signal Select
bits : 0 - 2 (3 bit)
access : read-write
Enumeration:
0 : NONE
End of enumeration elements list.
SOURCESEL : Source Select
bits : 8 - 14 (7 bit)
access : read-write
FNSEL : Function Select
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
0 : LOGICAL_ZERO
Logical 0
1 : A_NOR_B
A NOR B
2 : NOT_A_AND_B
(!A) AND B
3 : NOT_A
!A
4 : A_AND_NOT_B
A AND (!B)
5 : NOT_B
!B
6 : A_XOR_B
A XOR B
7 : A_NAND_B
A NAND B
8 : A_AND_B
A AND B
9 : A_XNOR_B
A XNOR B
10 : B
B
11 : NOT_A_OR_B
(!A) OR B
12 : A
A
13 : A_OR_NOT_B
A OR (!B)
14 : A_OR_B
A OR B
15 : LOGICAL_ONE
Logical 1
End of enumeration elements list.
AUXSEL : Aux Select
bits : 24 - 27 (4 bit)
access : read-write
SRC1 Consumer register
address_offset : 0x200 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : SRC1 async channel select
bits : 0 - 3 (4 bit)
access : read-write
SRC0 consumer register
address_offset : 0x204 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : SRC0 async channel select
bits : 0 - 3 (4 bit)
access : read-write
SRC1 Consumer register
address_offset : 0x208 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : SRC1 async channel select
bits : 0 - 3 (4 bit)
access : read-write
Protected register address = (RPURATD register index X 32 + RPURATD bit index) X 4.
address_offset : 0x20C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RATDENABLE : ENABLE Protection Bit
bits : 1 - 1 (1 bit)
access : read-write
RATDASYNCSWPULSE : ASYNC_SWPULSE Protection Bit
bits : 2 - 2 (1 bit)
access : read-write
RATDASYNCSWLEVEL : ASYNC_SWLEVEL Protection Bit
bits : 3 - 3 (1 bit)
access : read-write
RATDASYNCH0CTRL : CTRL Protection Bit
bits : 6 - 6 (1 bit)
access : read-write
RATDASYNCH1CTRL : CTRL Protection Bit
bits : 7 - 7 (1 bit)
access : read-write
RATDASYNCH2CTRL : CTRL Protection Bit
bits : 8 - 8 (1 bit)
access : read-write
RATDASYNCH3CTRL : CTRL Protection Bit
bits : 9 - 9 (1 bit)
access : read-write
RATDASYNCH4CTRL : CTRL Protection Bit
bits : 10 - 10 (1 bit)
access : read-write
RATDASYNCH5CTRL : CTRL Protection Bit
bits : 11 - 11 (1 bit)
access : read-write
RATDASYNCH6CTRL : CTRL Protection Bit
bits : 12 - 12 (1 bit)
access : read-write
RATDASYNCH7CTRL : CTRL Protection Bit
bits : 13 - 13 (1 bit)
access : read-write
RATDASYNCH8CTRL : CTRL Protection Bit
bits : 14 - 14 (1 bit)
access : read-write
RATDASYNCH9CTRL : CTRL Protection Bit
bits : 15 - 15 (1 bit)
access : read-write
RATDASYNCH10CTRL : CTRL Protection Bit
bits : 16 - 16 (1 bit)
access : read-write
RATDASYNCH11CTRL : CTRL Protection Bit
bits : 17 - 17 (1 bit)
access : read-write
RATDASYNCH12CTRL : CTRL Protection Bit
bits : 18 - 18 (1 bit)
access : read-write
RATDASYNCH13CTRL : CTRL Protection Bit
bits : 19 - 19 (1 bit)
access : read-write
RATDASYNCH14CTRL : CTRL Protection Bit
bits : 20 - 20 (1 bit)
access : read-write
RATDASYNCH15CTRL : CTRL Protection Bit
bits : 21 - 21 (1 bit)
access : read-write
RATDSYNCH0CTRL : CTRL Protection Bit
bits : 22 - 22 (1 bit)
access : read-write
RATDSYNCH1CTRL : CTRL Protection Bit
bits : 23 - 23 (1 bit)
access : read-write
RATDSYNCH2CTRL : CTRL Protection Bit
bits : 24 - 24 (1 bit)
access : read-write
RATDSYNCH3CTRL : CTRL Protection Bit
bits : 25 - 25 (1 bit)
access : read-write
RATDCMUCALDN : CMU_CALDN Protection Bit
bits : 26 - 26 (1 bit)
access : read-write
RATDCMUCALUP : CMU_CALUP Protection Bit
bits : 27 - 27 (1 bit)
access : read-write
RATDEUSART0CLK : EUSART0_CLK Protection Bit
bits : 28 - 28 (1 bit)
access : read-write
RATDEUSART0RX : EUSART0_RX Protection Bit
bits : 29 - 29 (1 bit)
access : read-write
RATDEUSART0TRIGGER : EUSART0_TRIGGER Protection Bit
bits : 30 - 30 (1 bit)
access : read-write
RATDEUSART1CLK : EUSART1_CLK Protection Bit
bits : 31 - 31 (1 bit)
access : read-write
Protected register address = (RPURATD register index X 32 + RPURATD bit index) X 4.
address_offset : 0x210 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RATDEUSART1RX : EUSART1_RX Protection Bit
bits : 0 - 0 (1 bit)
access : read-write
RATDEUSART1TRIGGER : EUSART1_TRIGGER Protection Bit
bits : 1 - 1 (1 bit)
access : read-write
RATDFRCRXRAW : FRC_RXRAW Protection Bit
bits : 2 - 2 (1 bit)
access : read-write
RATDIADC0SCANTRIGGER : IADC0_SCANTRIGGER Protection Bit
bits : 3 - 3 (1 bit)
access : read-write
RATDIADC0SINGLETRIGGER : IADC0_SINGLETRIGGER Protection Bit
bits : 4 - 4 (1 bit)
access : read-write
RATDLDMAXBARDMAREQ0 : LDMAXBAR_DMAREQ0 Protection Bit
bits : 5 - 5 (1 bit)
access : read-write
RATDLDMAXBARDMAREQ1 : LDMAXBAR_DMAREQ1 Protection Bit
bits : 6 - 6 (1 bit)
access : read-write
RATDLETIMERCLEAR : LETIMER_CLEAR Protection Bit
bits : 7 - 7 (1 bit)
access : read-write
RATDLETIMERSTART : LETIMER_START Protection Bit
bits : 8 - 8 (1 bit)
access : read-write
RATDLETIMERSTOP : LETIMER_STOP Protection Bit
bits : 9 - 9 (1 bit)
access : read-write
RATDMODEMDIN : MODEM_DIN Protection Bit
bits : 10 - 10 (1 bit)
access : read-write
RATDMODEMPAEN : MODEM_PAEN Protection Bit
bits : 11 - 11 (1 bit)
access : read-write
RATDPCNT0S0IN : PCNT0_S0IN Protection Bit
bits : 12 - 12 (1 bit)
access : read-write
RATDPCNT0S1IN : PCNT0_S1IN Protection Bit
bits : 13 - 13 (1 bit)
access : read-write
RATDPROTIMERCC0 : PROTIMER_CC0 Protection Bit
bits : 14 - 14 (1 bit)
access : read-write
RATDPROTIMERCC1 : PROTIMER_CC1 Protection Bit
bits : 15 - 15 (1 bit)
access : read-write
RATDPROTIMERCC2 : PROTIMER_CC2 Protection Bit
bits : 16 - 16 (1 bit)
access : read-write
RATDPROTIMERCC3 : PROTIMER_CC3 Protection Bit
bits : 17 - 17 (1 bit)
access : read-write
RATDPROTIMERCC4 : PROTIMER_CC4 Protection Bit
bits : 18 - 18 (1 bit)
access : read-write
RATDPROTIMERLBTPAUSE : PROTIMER_LBTPAUSE Protection Bit
bits : 19 - 19 (1 bit)
access : read-write
RATDPROTIMERLBTSTART : PROTIMER_LBTSTART Protection Bit
bits : 20 - 20 (1 bit)
access : read-write
RATDPROTIMERLBTSTOP : PROTIMER_LBTSTOP Protection Bit
bits : 21 - 21 (1 bit)
access : read-write
RATDPROTIMERRTCCTRIGGER : PROTIMER_RTCCTRIGGER Protection Bit
bits : 22 - 22 (1 bit)
access : read-write
RATDPROTIMERSTART : PROTIMER_START Protection Bit
bits : 23 - 23 (1 bit)
access : read-write
RATDPROTIMERSTOP : PROTIMER_STOP Protection Bit
bits : 24 - 24 (1 bit)
access : read-write
RATDRACCLR : RAC_CLR Protection Bit
bits : 25 - 25 (1 bit)
access : read-write
RATDRACCTIIN0 : RAC_CTIIN0 Protection Bit
bits : 26 - 26 (1 bit)
access : read-write
RATDRACCTIIN1 : RAC_CTIIN1 Protection Bit
bits : 27 - 27 (1 bit)
access : read-write
RATDRACCTIIN2 : RAC_CTIIN2 Protection Bit
bits : 28 - 28 (1 bit)
access : read-write
RATDRACCTIIN3 : RAC_CTIIN3 Protection Bit
bits : 29 - 29 (1 bit)
access : read-write
RATDRACFORCETX : RAC_FORCETX Protection Bit
bits : 30 - 30 (1 bit)
access : read-write
RATDRACRXDIS : RAC_RXDIS Protection Bit
bits : 31 - 31 (1 bit)
access : read-write
Protected register address = (RPURATD register index X 32 + RPURATD bit index) X 4.
address_offset : 0x214 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RATDRACRXEN : RAC_RXEN Protection Bit
bits : 0 - 0 (1 bit)
access : read-write
RATDRACTXEN : RAC_TXEN Protection Bit
bits : 1 - 1 (1 bit)
access : read-write
RATDSETAMPERTAMPERSRC25 : SETAMPER_TAMPERSRC25 Protection Bit
bits : 2 - 2 (1 bit)
access : read-write
RATDSETAMPERTAMPERSRC26 : SETAMPER_TAMPERSRC26 Protection Bit
bits : 3 - 3 (1 bit)
access : read-write
RATDSETAMPERTAMPERSRC27 : SETAMPER_TAMPERSRC27 Protection Bit
bits : 4 - 4 (1 bit)
access : read-write
RATDSETAMPERTAMPERSRC28 : SETAMPER_TAMPERSRC28 Protection Bit
bits : 5 - 5 (1 bit)
access : read-write
RATDSETAMPERTAMPERSRC29 : SETAMPER_TAMPERSRC29 Protection Bit
bits : 6 - 6 (1 bit)
access : read-write
RATDSETAMPERTAMPERSRC30 : SETAMPER_TAMPERSRC30 Protection Bit
bits : 7 - 7 (1 bit)
access : read-write
RATDSETAMPERTAMPERSRC31 : SETAMPER_TAMPERSRC31 Protection Bit
bits : 8 - 8 (1 bit)
access : read-write
RATDSYSRTC0IN0 : SYSRTC0_IN0 Protection Bit
bits : 9 - 9 (1 bit)
access : read-write
RATDSYSRTC0IN1 : SYSRTC0_IN1 Protection Bit
bits : 10 - 10 (1 bit)
access : read-write
RATDSYXO0OSCREQ : SYXO0_OSCREQ Protection Bit
bits : 11 - 11 (1 bit)
access : read-write
RATDSYXO0TIMEOUT : SYXO0_TIMEOUT Protection Bit
bits : 12 - 12 (1 bit)
access : read-write
RATDCORECTIIN0 : CORE_CTIIN0 Protection Bit
bits : 13 - 13 (1 bit)
access : read-write
RATDCORECTIIN1 : CORE_CTIIN1 Protection Bit
bits : 14 - 14 (1 bit)
access : read-write
RATDCORECTIIN2 : CORE_CTIIN2 Protection Bit
bits : 15 - 15 (1 bit)
access : read-write
RATDCORECTIIN3 : CORE_CTIIN3 Protection Bit
bits : 16 - 16 (1 bit)
access : read-write
RATDCOREM33RXEV : CORE_M33RXEV Protection Bit
bits : 17 - 17 (1 bit)
access : read-write
RATDTIMER0CC0 : TIMER0_CC0 Protection Bit
bits : 18 - 18 (1 bit)
access : read-write
RATDTIMER0CC1 : TIMER0_CC1 Protection Bit
bits : 19 - 19 (1 bit)
access : read-write
RATDTIMER0CC2 : TIMER0_CC2 Protection Bit
bits : 20 - 20 (1 bit)
access : read-write
RATDTIMER0DTI : TIMER0_DTI Protection Bit
bits : 21 - 21 (1 bit)
access : read-write
RATDTIMER0DTIFS1 : TIMER0_DTIFS1 Protection Bit
bits : 22 - 22 (1 bit)
access : read-write
RATDTIMER0DTIFS2 : TIMER0_DTIFS2 Protection Bit
bits : 23 - 23 (1 bit)
access : read-write
RATDTIMER1CC0 : TIMER1_CC0 Protection Bit
bits : 24 - 24 (1 bit)
access : read-write
RATDTIMER1CC1 : TIMER1_CC1 Protection Bit
bits : 25 - 25 (1 bit)
access : read-write
RATDTIMER1CC2 : TIMER1_CC2 Protection Bit
bits : 26 - 26 (1 bit)
access : read-write
RATDTIMER1DTI : TIMER1_DTI Protection Bit
bits : 27 - 27 (1 bit)
access : read-write
RATDTIMER1DTIFS1 : TIMER1_DTIFS1 Protection Bit
bits : 28 - 28 (1 bit)
access : read-write
RATDTIMER1DTIFS2 : TIMER1_DTIFS2 Protection Bit
bits : 29 - 29 (1 bit)
access : read-write
RATDTIMER2CC0 : TIMER2_CC0 Protection Bit
bits : 30 - 30 (1 bit)
access : read-write
RATDTIMER2CC1 : TIMER2_CC1 Protection Bit
bits : 31 - 31 (1 bit)
access : read-write
Protected register address = (RPURATD register index X 32 + RPURATD bit index) X 4.
address_offset : 0x218 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RATDTIMER2CC2 : TIMER2_CC2 Protection Bit
bits : 0 - 0 (1 bit)
access : read-write
RATDTIMER2DTI : TIMER2_DTI Protection Bit
bits : 1 - 1 (1 bit)
access : read-write
RATDTIMER2DTIFS1 : TIMER2_DTIFS1 Protection Bit
bits : 2 - 2 (1 bit)
access : read-write
RATDTIMER2DTIFS2 : TIMER2_DTIFS2 Protection Bit
bits : 3 - 3 (1 bit)
access : read-write
RATDTIMER3CC0 : TIMER3_CC0 Protection Bit
bits : 4 - 4 (1 bit)
access : read-write
RATDTIMER3CC1 : TIMER3_CC1 Protection Bit
bits : 5 - 5 (1 bit)
access : read-write
RATDTIMER3CC2 : TIMER3_CC2 Protection Bit
bits : 6 - 6 (1 bit)
access : read-write
RATDTIMER3DTI : TIMER3_DTI Protection Bit
bits : 7 - 7 (1 bit)
access : read-write
RATDTIMER3DTIFS1 : TIMER3_DTIFS1 Protection Bit
bits : 8 - 8 (1 bit)
access : read-write
RATDTIMER3DTIFS2 : TIMER3_DTIFS2 Protection Bit
bits : 9 - 9 (1 bit)
access : read-write
RATDTIMER4CC0 : TIMER4_CC0 Protection Bit
bits : 10 - 10 (1 bit)
access : read-write
RATDTIMER4CC1 : TIMER4_CC1 Protection Bit
bits : 11 - 11 (1 bit)
access : read-write
RATDTIMER4CC2 : TIMER4_CC2 Protection Bit
bits : 12 - 12 (1 bit)
access : read-write
RATDTIMER4DTI : TIMER4_DTI Protection Bit
bits : 13 - 13 (1 bit)
access : read-write
RATDTIMER4DTIFS1 : TIMER4_DTIFS1 Protection Bit
bits : 14 - 14 (1 bit)
access : read-write
RATDTIMER4DTIFS2 : TIMER4_DTIFS2 Protection Bit
bits : 15 - 15 (1 bit)
access : read-write
RATDUSART0CLK : USART0_CLK Protection Bit
bits : 16 - 16 (1 bit)
access : read-write
RATDUSART0IR : USART0_IR Protection Bit
bits : 17 - 17 (1 bit)
access : read-write
RATDUSART0RX : USART0_RX Protection Bit
bits : 18 - 18 (1 bit)
access : read-write
RATDUSART0TRIGGER : USART0_TRIGGER Protection Bit
bits : 19 - 19 (1 bit)
access : read-write
RATDVDAC0ASYNCTRIGCH0 : VDAC0_ASYNCTRIGCH0 Protection Bit
bits : 23 - 23 (1 bit)
access : read-write
RATDVDAC0ASYNCTRIGCH1 : VDAC0_ASYNCTRIGCH1 Protection Bit
bits : 24 - 24 (1 bit)
access : read-write
RATDVDAC0SYNCTRIGCH0 : VDAC0_SYNCTRIGCH0 Protection Bit
bits : 25 - 25 (1 bit)
access : read-write
RATDVDAC0SYNCTRIGCH1 : VDAC0_SYNCTRIGCH1 Protection Bit
bits : 26 - 26 (1 bit)
access : read-write
RATDVDAC1ASYNCTRIGCH0 : VDAC1_ASYNCTRIGCH0 Protection Bit
bits : 27 - 27 (1 bit)
access : read-write
RATDVDAC1ASYNCTRIGCH1 : VDAC1_ASYNCTRIGCH1 Protection Bit
bits : 28 - 28 (1 bit)
access : read-write
RATDVDAC1SYNCTRIGCH0 : VDAC1_SYNCTRIGCH0 Protection Bit
bits : 29 - 29 (1 bit)
access : read-write
RATDVDAC1SYNCTRIGCH1 : VDAC1_SYNCTRIGCH1 Protection Bit
bits : 30 - 30 (1 bit)
access : read-write
RATDWDOG0SRC0 : WDOG0_SRC0 Protection Bit
bits : 31 - 31 (1 bit)
access : read-write
Protected register address = (RPURATD register index X 32 + RPURATD bit index) X 4.
address_offset : 0x21C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RATDWDOG0SRC1 : WDOG0_SRC1 Protection Bit
bits : 0 - 0 (1 bit)
access : read-write
RATDWDOG1SRC0 : WDOG1_SRC0 Protection Bit
bits : 1 - 1 (1 bit)
access : read-write
RATDWDOG1SRC1 : WDOG1_SRC1 Protection Bit
bits : 2 - 2 (1 bit)
access : read-write
No Description
address_offset : 0x24 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SIGSEL : Signal Select
bits : 0 - 2 (3 bit)
access : read-write
Enumeration:
0 : NONE
End of enumeration elements list.
SOURCESEL : Source Select
bits : 8 - 14 (7 bit)
access : read-write
FNSEL : Function Select
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
0 : LOGICAL_ZERO
Logical 0
1 : A_NOR_B
A NOR B
2 : NOT_A_AND_B
(!A) AND B
3 : NOT_A
!A
4 : A_AND_NOT_B
A AND (!B)
5 : NOT_B
!B
6 : A_XOR_B
A XOR B
7 : A_NAND_B
A NAND B
8 : A_AND_B
A AND B
9 : A_XNOR_B
A XNOR B
10 : B
B
11 : NOT_A_OR_B
(!A) OR B
12 : A
A
13 : A_OR_NOT_B
A OR (!B)
14 : A_OR_B
A OR B
15 : LOGICAL_ONE
Logical 1
End of enumeration elements list.
AUXSEL : Aux Select
bits : 24 - 27 (4 bit)
access : read-write
No Description
address_offset : 0x28 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SIGSEL : Signal Select
bits : 0 - 2 (3 bit)
access : read-write
Enumeration:
0 : NONE
End of enumeration elements list.
SOURCESEL : Source Select
bits : 8 - 14 (7 bit)
access : read-write
FNSEL : Function Select
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
0 : LOGICAL_ZERO
Logical 0
1 : A_NOR_B
A NOR B
2 : NOT_A_AND_B
(!A) AND B
3 : NOT_A
!A
4 : A_AND_NOT_B
A AND (!B)
5 : NOT_B
!B
6 : A_XOR_B
A XOR B
7 : A_NAND_B
A NAND B
8 : A_AND_B
A AND B
9 : A_XNOR_B
A XNOR B
10 : B
B
11 : NOT_A_OR_B
(!A) OR B
12 : A
A
13 : A_OR_NOT_B
A OR (!B)
14 : A_OR_B
A OR B
15 : LOGICAL_ONE
Logical 1
End of enumeration elements list.
AUXSEL : Aux Select
bits : 24 - 27 (4 bit)
access : read-write
No Description
address_offset : 0x2C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SIGSEL : Signal Select
bits : 0 - 2 (3 bit)
access : read-write
Enumeration:
0 : NONE
End of enumeration elements list.
SOURCESEL : Source Select
bits : 8 - 14 (7 bit)
access : read-write
FNSEL : Function Select
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
0 : LOGICAL_ZERO
Logical 0
1 : A_NOR_B
A NOR B
2 : NOT_A_AND_B
(!A) AND B
3 : NOT_A
!A
4 : A_AND_NOT_B
A AND (!B)
5 : NOT_B
!B
6 : A_XOR_B
A XOR B
7 : A_NAND_B
A NAND B
8 : A_AND_B
A AND B
9 : A_XNOR_B
A XNOR B
10 : B
B
11 : NOT_A_OR_B
(!A) OR B
12 : A
A
13 : A_OR_NOT_B
A OR (!B)
14 : A_OR_B
A OR B
15 : LOGICAL_ONE
Logical 1
End of enumeration elements list.
AUXSEL : Aux Select
bits : 24 - 27 (4 bit)
access : read-write
No Description
address_offset : 0x30 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SIGSEL : Signal Select
bits : 0 - 2 (3 bit)
access : read-write
Enumeration:
0 : NONE
End of enumeration elements list.
SOURCESEL : Source Select
bits : 8 - 14 (7 bit)
access : read-write
FNSEL : Function Select
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
0 : LOGICAL_ZERO
Logical 0
1 : A_NOR_B
A NOR B
2 : NOT_A_AND_B
(!A) AND B
3 : NOT_A
!A
4 : A_AND_NOT_B
A AND (!B)
5 : NOT_B
!B
6 : A_XOR_B
A XOR B
7 : A_NAND_B
A NAND B
8 : A_AND_B
A AND B
9 : A_XNOR_B
A XNOR B
10 : B
B
11 : NOT_A_OR_B
(!A) OR B
12 : A
A
13 : A_OR_NOT_B
A OR (!B)
14 : A_OR_B
A OR B
15 : LOGICAL_ONE
Logical 1
End of enumeration elements list.
AUXSEL : Aux Select
bits : 24 - 27 (4 bit)
access : read-write
No Description
address_offset : 0x34 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SIGSEL : Signal Select
bits : 0 - 2 (3 bit)
access : read-write
Enumeration:
0 : NONE
End of enumeration elements list.
SOURCESEL : Source Select
bits : 8 - 14 (7 bit)
access : read-write
FNSEL : Function Select
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
0 : LOGICAL_ZERO
Logical 0
1 : A_NOR_B
A NOR B
2 : NOT_A_AND_B
(!A) AND B
3 : NOT_A
!A
4 : A_AND_NOT_B
A AND (!B)
5 : NOT_B
!B
6 : A_XOR_B
A XOR B
7 : A_NAND_B
A NAND B
8 : A_AND_B
A AND B
9 : A_XNOR_B
A XNOR B
10 : B
B
11 : NOT_A_OR_B
(!A) OR B
12 : A
A
13 : A_OR_NOT_B
A OR (!B)
14 : A_OR_B
A OR B
15 : LOGICAL_ONE
Logical 1
End of enumeration elements list.
AUXSEL : Aux Select
bits : 24 - 27 (4 bit)
access : read-write
No Description
address_offset : 0x38 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SIGSEL : Signal Select
bits : 0 - 2 (3 bit)
access : read-write
Enumeration:
0 : NONE
End of enumeration elements list.
SOURCESEL : Source Select
bits : 8 - 14 (7 bit)
access : read-write
FNSEL : Function Select
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
0 : LOGICAL_ZERO
Logical 0
1 : A_NOR_B
A NOR B
2 : NOT_A_AND_B
(!A) AND B
3 : NOT_A
!A
4 : A_AND_NOT_B
A AND (!B)
5 : NOT_B
!B
6 : A_XOR_B
A XOR B
7 : A_NAND_B
A NAND B
8 : A_AND_B
A AND B
9 : A_XNOR_B
A XNOR B
10 : B
B
11 : NOT_A_OR_B
(!A) OR B
12 : A
A
13 : A_OR_NOT_B
A OR (!B)
14 : A_OR_B
A OR B
15 : LOGICAL_ONE
Logical 1
End of enumeration elements list.
AUXSEL : Aux Select
bits : 24 - 27 (4 bit)
access : read-write
No Description
address_offset : 0x3C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SIGSEL : Signal Select
bits : 0 - 2 (3 bit)
access : read-write
Enumeration:
0 : NONE
End of enumeration elements list.
SOURCESEL : Source Select
bits : 8 - 14 (7 bit)
access : read-write
FNSEL : Function Select
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
0 : LOGICAL_ZERO
Logical 0
1 : A_NOR_B
A NOR B
2 : NOT_A_AND_B
(!A) AND B
3 : NOT_A
!A
4 : A_AND_NOT_B
A AND (!B)
5 : NOT_B
!B
6 : A_XOR_B
A XOR B
7 : A_NAND_B
A NAND B
8 : A_AND_B
A AND B
9 : A_XNOR_B
A XNOR B
10 : B
B
11 : NOT_A_OR_B
(!A) OR B
12 : A
A
13 : A_OR_NOT_B
A OR (!B)
14 : A_OR_B
A OR B
15 : LOGICAL_ONE
Logical 1
End of enumeration elements list.
AUXSEL : Aux Select
bits : 24 - 27 (4 bit)
access : read-write
No Description
address_offset : 0x40 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SIGSEL : Signal Select
bits : 0 - 2 (3 bit)
access : read-write
Enumeration:
0 : NONE
End of enumeration elements list.
SOURCESEL : Source Select
bits : 8 - 14 (7 bit)
access : read-write
FNSEL : Function Select
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
0 : LOGICAL_ZERO
Logical 0
1 : A_NOR_B
A NOR B
2 : NOT_A_AND_B
(!A) AND B
3 : NOT_A
!A
4 : A_AND_NOT_B
A AND (!B)
5 : NOT_B
!B
6 : A_XOR_B
A XOR B
7 : A_NAND_B
A NAND B
8 : A_AND_B
A AND B
9 : A_XNOR_B
A XNOR B
10 : B
B
11 : NOT_A_OR_B
(!A) OR B
12 : A
A
13 : A_OR_NOT_B
A OR (!B)
14 : A_OR_B
A OR B
15 : LOGICAL_ONE
Logical 1
End of enumeration elements list.
AUXSEL : Aux Select
bits : 24 - 27 (4 bit)
access : read-write
No Description
address_offset : 0x44 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SIGSEL : Signal Select
bits : 0 - 2 (3 bit)
access : read-write
Enumeration:
0 : NONE
End of enumeration elements list.
SOURCESEL : Source Select
bits : 8 - 14 (7 bit)
access : read-write
FNSEL : Function Select
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
0 : LOGICAL_ZERO
Logical 0
1 : A_NOR_B
A NOR B
2 : NOT_A_AND_B
(!A) AND B
3 : NOT_A
!A
4 : A_AND_NOT_B
A AND (!B)
5 : NOT_B
!B
6 : A_XOR_B
A XOR B
7 : A_NAND_B
A NAND B
8 : A_AND_B
A AND B
9 : A_XNOR_B
A XNOR B
10 : B
B
11 : NOT_A_OR_B
(!A) OR B
12 : A
A
13 : A_OR_NOT_B
A OR (!B)
14 : A_OR_B
A OR B
15 : LOGICAL_ONE
Logical 1
End of enumeration elements list.
AUXSEL : Aux Select
bits : 24 - 27 (4 bit)
access : read-write
No Description
address_offset : 0x48 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SIGSEL : Signal Select
bits : 0 - 2 (3 bit)
access : read-write
Enumeration:
0 : NONE
End of enumeration elements list.
SOURCESEL : Source Select
bits : 8 - 14 (7 bit)
access : read-write
FNSEL : Function Select
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
0 : LOGICAL_ZERO
Logical 0
1 : A_NOR_B
A NOR B
2 : NOT_A_AND_B
(!A) AND B
3 : NOT_A
!A
4 : A_AND_NOT_B
A AND (!B)
5 : NOT_B
!B
6 : A_XOR_B
A XOR B
7 : A_NAND_B
A NAND B
8 : A_AND_B
A AND B
9 : A_XNOR_B
A XNOR B
10 : B
B
11 : NOT_A_OR_B
(!A) OR B
12 : A
A
13 : A_OR_NOT_B
A OR (!B)
14 : A_OR_B
A OR B
15 : LOGICAL_ONE
Logical 1
End of enumeration elements list.
AUXSEL : Aux Select
bits : 24 - 27 (4 bit)
access : read-write
No Description
address_offset : 0x4C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SIGSEL : Signal Select
bits : 0 - 2 (3 bit)
access : read-write
Enumeration:
0 : NONE
End of enumeration elements list.
SOURCESEL : Source Select
bits : 8 - 14 (7 bit)
access : read-write
FNSEL : Function Select
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
0 : LOGICAL_ZERO
Logical 0
1 : A_NOR_B
A NOR B
2 : NOT_A_AND_B
(!A) AND B
3 : NOT_A
!A
4 : A_AND_NOT_B
A AND (!B)
5 : NOT_B
!B
6 : A_XOR_B
A XOR B
7 : A_NAND_B
A NAND B
8 : A_AND_B
A AND B
9 : A_XNOR_B
A XNOR B
10 : B
B
11 : NOT_A_OR_B
(!A) OR B
12 : A
A
13 : A_OR_NOT_B
A OR (!B)
14 : A_OR_B
A OR B
15 : LOGICAL_ONE
Logical 1
End of enumeration elements list.
AUXSEL : Aux Select
bits : 24 - 27 (4 bit)
access : read-write
No Description
address_offset : 0x50 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SIGSEL : Signal Select
bits : 0 - 2 (3 bit)
access : read-write
Enumeration:
0 : NONE
End of enumeration elements list.
SOURCESEL : Source Select
bits : 8 - 14 (7 bit)
access : read-write
FNSEL : Function Select
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
0 : LOGICAL_ZERO
Logical 0
1 : A_NOR_B
A NOR B
2 : NOT_A_AND_B
(!A) AND B
3 : NOT_A
!A
4 : A_AND_NOT_B
A AND (!B)
5 : NOT_B
!B
6 : A_XOR_B
A XOR B
7 : A_NAND_B
A NAND B
8 : A_AND_B
A AND B
9 : A_XNOR_B
A XNOR B
10 : B
B
11 : NOT_A_OR_B
(!A) OR B
12 : A
A
13 : A_OR_NOT_B
A OR (!B)
14 : A_OR_B
A OR B
15 : LOGICAL_ONE
Logical 1
End of enumeration elements list.
AUXSEL : Aux Select
bits : 24 - 27 (4 bit)
access : read-write
No Description
address_offset : 0x54 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SIGSEL : Signal Select
bits : 0 - 2 (3 bit)
access : read-write
Enumeration:
0 : NONE
End of enumeration elements list.
SOURCESEL : Source Select
bits : 8 - 14 (7 bit)
access : read-write
FNSEL : Function Select
bits : 16 - 19 (4 bit)
access : read-write
Enumeration:
0 : LOGICAL_ZERO
Logical 0
1 : A_NOR_B
A NOR B
2 : NOT_A_AND_B
(!A) AND B
3 : NOT_A
!A
4 : A_AND_NOT_B
A AND (!B)
5 : NOT_B
!B
6 : A_XOR_B
A XOR B
7 : A_NAND_B
A NAND B
8 : A_AND_B
A AND B
9 : A_XNOR_B
A XNOR B
10 : B
B
11 : NOT_A_OR_B
(!A) OR B
12 : A
A
13 : A_OR_NOT_B
A OR (!B)
14 : A_OR_B
A OR B
15 : LOGICAL_ONE
Logical 1
End of enumeration elements list.
AUXSEL : Aux Select
bits : 24 - 27 (4 bit)
access : read-write
No Description
address_offset : 0x58 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SIGSEL : Signal Select
bits : 0 - 2 (3 bit)
access : read-write
Enumeration:
0 : NONE
End of enumeration elements list.
SOURCESEL : Source Select
bits : 8 - 14 (7 bit)
access : read-write
No Description
address_offset : 0x5C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SIGSEL : Signal Select
bits : 0 - 2 (3 bit)
access : read-write
Enumeration:
0 : NONE
End of enumeration elements list.
SOURCESEL : Source Select
bits : 8 - 14 (7 bit)
access : read-write
No Description
address_offset : 0x60 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SIGSEL : Signal Select
bits : 0 - 2 (3 bit)
access : read-write
Enumeration:
0 : NONE
End of enumeration elements list.
SOURCESEL : Source Select
bits : 8 - 14 (7 bit)
access : read-write
No Description
address_offset : 0x64 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SIGSEL : Signal Select
bits : 0 - 2 (3 bit)
access : read-write
Enumeration:
0 : NONE
End of enumeration elements list.
SOURCESEL : Source Select
bits : 8 - 14 (7 bit)
access : read-write
CALDN consumer register
address_offset : 0x68 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CALDN async channel select
bits : 0 - 3 (4 bit)
access : read-write
CALUP Consumer register
address_offset : 0x6C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CALUP async channel select
bits : 0 - 3 (4 bit)
access : read-write
CLK consumer register
address_offset : 0x70 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CLK async channel select
bits : 0 - 3 (4 bit)
access : read-write
RX Consumer register
address_offset : 0x74 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : RX async channel select
bits : 0 - 3 (4 bit)
access : read-write
TRIGGER Consumer register
address_offset : 0x78 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : TRIGGER async channel select
bits : 0 - 3 (4 bit)
access : read-write
CLK consumer register
address_offset : 0x7C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CLK async channel select
bits : 0 - 3 (4 bit)
access : read-write
No Description
address_offset : 0x8 Bytes (0x0)
size : -1 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0
CH0PULSE : Channel pulse
bits : 0 - 0 (1 bit)
access : write-only
CH1PULSE : Channel pulse
bits : 1 - 1 (1 bit)
access : write-only
CH2PULSE : Channel pulse
bits : 2 - 2 (1 bit)
access : write-only
CH3PULSE : Channel pulse
bits : 3 - 3 (1 bit)
access : write-only
CH4PULSE : Channel pulse
bits : 4 - 4 (1 bit)
access : write-only
CH5PULSE : Channel pulse
bits : 5 - 5 (1 bit)
access : write-only
CH6PULSE : Channel pulse
bits : 6 - 6 (1 bit)
access : write-only
CH7PULSE : Channel pulse
bits : 7 - 7 (1 bit)
access : write-only
CH8PULSE : Channel pulse
bits : 8 - 8 (1 bit)
access : write-only
CH9PULSE : Channel pulse
bits : 9 - 9 (1 bit)
access : write-only
CH10PULSE : Channel pulse
bits : 10 - 10 (1 bit)
access : write-only
CH11PULSE : Channel pulse
bits : 11 - 11 (1 bit)
access : write-only
CH12PULSE : Channel pulse
bits : 12 - 12 (1 bit)
access : write-only
CH13PULSE : Channel pulse
bits : 13 - 13 (1 bit)
access : write-only
CH14PULSE : Channel pulse
bits : 14 - 14 (1 bit)
access : write-only
CH15PULSE : Channel pulse
bits : 15 - 15 (1 bit)
access : write-only
RX Consumer register
address_offset : 0x80 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : RX async channel select
bits : 0 - 3 (4 bit)
access : read-write
TRIGGER Consumer register
address_offset : 0x84 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : TRIGGER async channel select
bits : 0 - 3 (4 bit)
access : read-write
RXRAW consumer register
address_offset : 0x88 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : RXRAW async channel select
bits : 0 - 3 (4 bit)
access : read-write
SCAN consumer register
address_offset : 0x8C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : SCAN async channel select
bits : 0 - 3 (4 bit)
access : read-write
SPRSSEL : SCAN sync channel select
bits : 8 - 9 (2 bit)
access : read-write
SINGLE Consumer register
address_offset : 0x90 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : SINGLE async channel select
bits : 0 - 3 (4 bit)
access : read-write
SPRSSEL : SINGLE sync channel select
bits : 8 - 9 (2 bit)
access : read-write
DMAREQ0 consumer register
address_offset : 0x94 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : DMAREQ0 async channel select
bits : 0 - 3 (4 bit)
access : read-write
DMAREQ1 Consumer register
address_offset : 0x98 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : DMAREQ1 async channel select
bits : 0 - 3 (4 bit)
access : read-write
CLEAR consumer register
address_offset : 0x9C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CLEAR async channel select
bits : 0 - 3 (4 bit)
access : read-write
START Consumer register
address_offset : 0xA0 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : START async channel select
bits : 0 - 3 (4 bit)
access : read-write
STOP Consumer register
address_offset : 0xA4 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : STOP async channel select
bits : 0 - 3 (4 bit)
access : read-write
DIN consumer register
address_offset : 0xA8 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : DIN async channel select
bits : 0 - 3 (4 bit)
access : read-write
PAEN Consumer register
address_offset : 0xAC Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : PAEN async channel select
bits : 0 - 3 (4 bit)
access : read-write
S0IN consumer register
address_offset : 0xB0 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : S0IN async channel select
bits : 0 - 3 (4 bit)
access : read-write
S1IN Consumer register
address_offset : 0xB4 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : S1IN async channel select
bits : 0 - 3 (4 bit)
access : read-write
CC0 consumer register
address_offset : 0xB8 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CC0 async channel select
bits : 0 - 3 (4 bit)
access : read-write
CC1 Consumer register
address_offset : 0xBC Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CC1 async channel select
bits : 0 - 3 (4 bit)
access : read-write
No Description
address_offset : 0xC Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CH0LEVEL : Channel Level
bits : 0 - 0 (1 bit)
access : read-write
CH1LEVEL : Channel Level
bits : 1 - 1 (1 bit)
access : read-write
CH2LEVEL : Channel Level
bits : 2 - 2 (1 bit)
access : read-write
CH3LEVEL : Channel Level
bits : 3 - 3 (1 bit)
access : read-write
CH4LEVEL : Channel Level
bits : 4 - 4 (1 bit)
access : read-write
CH5LEVEL : Channel Level
bits : 5 - 5 (1 bit)
access : read-write
CH6LEVEL : Channel Level
bits : 6 - 6 (1 bit)
access : read-write
CH7LEVEL : Channel Level
bits : 7 - 7 (1 bit)
access : read-write
CH8LEVEL : Channel Level
bits : 8 - 8 (1 bit)
access : read-write
CH9LEVEL : Channel Level
bits : 9 - 9 (1 bit)
access : read-write
CH10LEVEL : Channel Level
bits : 10 - 10 (1 bit)
access : read-write
CH11LEVEL : Channel Level
bits : 11 - 11 (1 bit)
access : read-write
CH12LEVEL : Channel Level
bits : 12 - 12 (1 bit)
access : read-write
CH13LEVEL : Channel Level
bits : 13 - 13 (1 bit)
access : read-write
CH14LEVEL : Channel Level
bits : 14 - 14 (1 bit)
access : read-write
CH15LEVEL : Channel Level
bits : 15 - 15 (1 bit)
access : read-write
CC2 Consumer register
address_offset : 0xC0 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CC2 async channel select
bits : 0 - 3 (4 bit)
access : read-write
CC3 Consumer register
address_offset : 0xC4 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CC3 async channel select
bits : 0 - 3 (4 bit)
access : read-write
CC4 Consumer register
address_offset : 0xC8 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CC4 async channel select
bits : 0 - 3 (4 bit)
access : read-write
LBTPAUSE Consumer register
address_offset : 0xCC Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : LBTPAUSE async channel select
bits : 0 - 3 (4 bit)
access : read-write
LBTSTART Consumer register
address_offset : 0xD0 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : LBTSTART async channel select
bits : 0 - 3 (4 bit)
access : read-write
LBTSTOP Consumer register
address_offset : 0xD4 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : LBTSTOP async channel select
bits : 0 - 3 (4 bit)
access : read-write
RTCCTRIGGER Consumer register
address_offset : 0xD8 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : RTCCTRIGGER async channel select
bits : 0 - 3 (4 bit)
access : read-write
START Consumer register
address_offset : 0xDC Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : START async channel select
bits : 0 - 3 (4 bit)
access : read-write
STOP Consumer register
address_offset : 0xE0 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : STOP async channel select
bits : 0 - 3 (4 bit)
access : read-write
CLR consumer register
address_offset : 0xE4 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CLR async channel select
bits : 0 - 3 (4 bit)
access : read-write
CTI Consumer register
address_offset : 0xE8 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CTI async channel select
bits : 0 - 3 (4 bit)
access : read-write
CTI Consumer register
address_offset : 0xEC Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CTI async channel select
bits : 0 - 3 (4 bit)
access : read-write
CTI Consumer register
address_offset : 0xF0 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CTI async channel select
bits : 0 - 3 (4 bit)
access : read-write
CTI Consumer register
address_offset : 0xF4 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : CTI async channel select
bits : 0 - 3 (4 bit)
access : read-write
FORCETX Consumer register
address_offset : 0xF8 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : FORCETX async channel select
bits : 0 - 3 (4 bit)
access : read-write
RXDIS Consumer register
address_offset : 0xFC Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRSSEL : RXDIS async channel select
bits : 0 - 3 (4 bit)
access : read-write
Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !
This website is sponsored by Embeetle, an IDE designed from scratch for embedded software developers.