\n
address_offset : 0x0 Bytes (0x0)
size : 0x10 byte (0x0)
mem_usage : registers
protection :
CTU Configuration Register 0
address_offset : 0x0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RXDFE : UART0 RxD filter Selection
bits : 9 - 9 (1 bit)
access : read-write
Enumeration:
#00 : 00
RXD input signal is connected to UART0 modulate directly
#01 : 01
RXD input signal is filtered by ACMP0, then injected to UART0
End of enumeration elements list.
RTCC : Real-Time Counter Capture
bits : 10 - 10 (1 bit)
access : read-write
Enumeration:
#0 : 0
RTC Overflow is not connected to PWM1 Channel 1
#1 : 1
RTC overflow is connected to PWM1 Channel 1
End of enumeration elements list.
ACIC : Analog Comparator to Input Capture Enable
bits : 11 - 11 (1 bit)
access : read-write
Enumeration:
#0 : 0
ACMP0 Output is not connected to PWM1 Channel0
#1 : 1
ACMP0 Output is connected to PWM1 Channel0
End of enumeration elements list.
RXDCE : UART0_RX Capture Selection
bits : 12 - 12 (1 bit)
access : read-write
Enumeration:
#0 : 0
UART0_RX input connect to UART0 Only
#1 : 1
UART0_RX input connected to PWM0 Channel1
End of enumeration elements list.
PWMSYNC : PWM SW Synchronization Selection
bits : 14 - 14 (1 bit)
access : read-write
Enumeration:
#0 : 0
No Synchronization triggered
#1 : 1
Generate PWM Synchronization to trigger PWM Modules
End of enumeration elements list.
TXDME : UART0 TX Modulation Selection
bits : 15 - 15 (1 bit)
access : read-write
Enumeration:
#0 : 0
UART0_TX is connected to PIN out directly
#1 : 1
UART0_TX is modulated by PWM0 Channel 0
End of enumeration elements list.
PSC : Clock Prescaler
bits : 16 - 18 (3 bit)
access : read-write
Enumeration:
#000 : 000
Clock divided by 1
#001 : 001
Clock divided by 2
#010 : 010
Clock divided by 4
#011 : 011
Clock divided by 8
#100 : 100
Clock divided by 16
#101 : 101
Clock divided by 32
#110 : 110
Clock divided by 64
#111 : 111
Clock divided by 128
End of enumeration elements list.
ADHWT0 : ADC Hardware Trigger Source for regular group
bits : 20 - 22 (3 bit)
access : read-write
Enumeration:
#000 : 000
RTC Overflow as ADC hardware Trigger
#001 : 001
PWM0 Init as ADC Hardware Trigger
#010 : 010
PWM0 Match Trigger with 8-bit programmable counter delay
#011 : 011
PWM1 Init as ADC Hardware Trigger
#100 : 100
PWM1 Match Trigger with 8-bit programmable counter delay
#101 : 101
Timer Channel0 overflow as ADC hardware Trigger
#110 : 110
Timer Channel1 overflow as ADC Hardware Trigger
#111 : 111
ACMP0 Out as ADC Hardware Trigger
End of enumeration elements list.
DLYACT0 : Regular Group Trigger Delay Active
bits : 23 - 23 (1 bit)
access : read-only
Enumeration:
#0 : 0
Delay0 is inactive
#1 : 1
Delay0 is active
End of enumeration elements list.
DELAY0 : Regular Group Trigger Delay Counter
bits : 24 - 31 (8 bit)
access : read-write
CTU Configuration Register 1
address_offset : 0x4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
ADHWT1 : ADC Hardware Trigger Source for injection group
bits : 6 - 8 (3 bit)
access : read-write
Enumeration:
#000 : 000
RTC Overflow as the ADC hardware trigger
#001 : 001
PWM0 Init as ADC Hardware Trigger
#010 : 010
PWM0 Match Trigger with 8-bit programmable counter delay
#011 : 011
PWM1 Init as ADC Hardware Trigger
#100 : 100
PWM1 Match Trigger with 8-bit programmable counter delay
#101 : 101
Timer Channel0 overflow as the ADC hardware trigger
#110 : 110
Timer Channel1 overflow as the ADC hardware trigger
#111 : 111
ACMP0 output as the ADC hardware trigger
End of enumeration elements list.
PWDT0IN3S : PWDT0 IN3 Select
bits : 9 - 10 (2 bit)
access : read-write
Enumeration:
#00 : 00
UART0 RX is connected to PWDT0_IN3
#01 : 01
UART1 RX is connected to PWDT0_IN3
#10 : 10
UART2 RX is connected to PWDT0_IN3
#11 : 11
ACMP0_OUT is Connected to PWDT0_IN3
End of enumeration elements list.
PWDT1IN3S : PWDT1 IN3 Select
bits : 11 - 12 (2 bit)
access : read-write
Enumeration:
#00 : 00
UART0 RX is connected to PWDT1_IN3
#01 : 01
UART1 RX is connected to PWDT1_IN3
#10 : 10
UART2 RX is connected to PWDT1_IN3
#11 : 11
ACMP0_OUT is Connected to PWDT1_IN3
End of enumeration elements list.
DLYACT1 : Injection Group Trigger Delay Active
bits : 22 - 22 (1 bit)
access : read-only
Enumeration:
#0 : 0
Delay1 is inactive
#1 : 1
Delay1 is active
End of enumeration elements list.
DELAY1 : Injection Group Trigger Delay Counter
bits : 23 - 30 (8 bit)
access : read-write
Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !
This website is sponsored by Embeetle, an IDE designed from scratch for embedded software developers.