\n
address_offset : 0x0 Bytes (0x0)
size : 0x400 byte (0x0)
mem_usage : registers
protection : not protected
Control register (WWDG_CR)
address_offset : 0x0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
T : 7-bit counter (MSB to LSB)
bits : 0 - 6 (7 bit)
access : read-write
WDGA : Activation bit
bits : 7 - 7 (1 bit)
access : read-write
Configuration register (WWDG_CFR)
address_offset : 0x4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
W : 7-bit window value
bits : 0 - 6 (7 bit)
access : read-write
WDGTB : Timer Base
bits : 7 - 8 (2 bit)
access : read-write
EWI : Early Wakeup Interrupt
bits : 9 - 9 (1 bit)
access : read-write
Status register (WWDG_SR)
address_offset : 0x8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
EWIF : Early Wakeup Interrupt Flag
bits : 0 - 0 (1 bit)
access : read-write
Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !
This website is sponsored by Embeetle, an IDE designed from scratch for embedded software developers.