\n
address_offset : 0x0 Bytes (0x0)
size : 0x1100 byte (0x0)
mem_usage : registers
protection :
Interrupt Status Register
address_offset : 0x0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
INTENSTA2_3 : Interrupt ID Status
bits : 2 - 3 (2 bit)
INTENSTA12_31 : Interrupt ID Status
bits : 12 - 31 (20 bit)
Interrupt Setting Register
address_offset : 0x100 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
INTEN : INTEN
bits : 12 - 31 (20 bit)
System counting Control Register
address_offset : 0x1000 Bytes (0x0)
size : 32 bit
reset_value : 0x0
reset_Mask : 0x0
STE : STE
bits : 0 - 27 (28 bit)
access : read-write
Interrupt Setting Register
address_offset : 0x104 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
INTEN : INTEN
bits : 0 - 27 (28 bit)
Interrupt Clear Register
address_offset : 0x180 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
INTRSET : INTRSET
bits : 12 - 31 (20 bit)
Interrupt Clear Register
address_offset : 0x184 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
INTRSET : INTRSET
bits : 0 - 27 (28 bit)
Interrupt Pending Register
address_offset : 0x20 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
PENDSTA2_3 : PENDSTA
bits : 2 - 3 (2 bit)
PENDSTA12_31 : PENDSTA
bits : 12 - 31 (20 bit)
Interrupt Pending Register
address_offset : 0x200 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PENDSET2_3 : PENDSET
bits : 2 - 3 (2 bit)
PENDSET12_31 : PENDSET
bits : 12 - 31 (20 bit)
Interrupt Pending Register
address_offset : 0x204 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PENDSET : PENDSET
bits : 0 - 27 (28 bit)
Interrupt Pending Register
address_offset : 0x24 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
PENDSTA : PENDSTA
bits : 0 - 27 (28 bit)
Interrupt Pending Clear Register
address_offset : 0x280 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PENDRESET2_3 : PENDRESET
bits : 2 - 3 (2 bit)
PENDRESET12_31 : PENDRESET
bits : 12 - 31 (20 bit)
Interrupt Pending Clear Register
address_offset : 0x284 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PENDRESET : PENDRESET
bits : 0 - 27 (28 bit)
Interrupt ACTIVE Register
address_offset : 0x300 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
IACTS : IACTS
bits : 12 - 31 (20 bit)
Interrupt ACTIVE Register
address_offset : 0x304 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
IACTS : IACTS
bits : 0 - 27 (28 bit)
Interrupt Status Register
address_offset : 0x4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
INTENSTA : Interrupt ID Status
bits : 0 - 27 (28 bit)
Interrupt Priority
Register
address_offset : 0x40 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
THRESHOLD : THRESHOLD
bits : 0 - 7 (8 bit)
Interrupt Fast Address
Register
address_offset : 0x44 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
BASEADDR : BASEADDR
bits : 28 - 31 (4 bit)
Interrupt Config Register
address_offset : 0x48 Bytes (0x0)
size : 32 bit
reset_value : 0x0
reset_Mask : 0x0
HWSTKCTRL : HWSTKCTRL
bits : 0 - 0 (1 bit)
access : read-write
NESTCTRL : NESTCTRL
bits : 1 - 1 (1 bit)
access : read-write
NMISET : NMISET
bits : 2 - 2 (1 bit)
access : write-only
NMIRESET : NMIRESET
bits : 3 - 3 (1 bit)
access : write-only
EXCSET : EXCSET
bits : 4 - 4 (1 bit)
access : write-only
EXCRESET : EXCRESET
bits : 5 - 5 (1 bit)
access : write-only
PFICRSET : PFICRSET
bits : 6 - 6 (1 bit)
access : write-only
SYSRESET : SYSRESET
bits : 7 - 7 (1 bit)
access : write-only
KEYCODE : KEYCODE
bits : 16 - 31 (16 bit)
access : write-only
Interrupt Global Register
address_offset : 0x4C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
NESTSTA : NESTSTA
bits : 0 - 7 (8 bit)
GACTSTA : GACTSTA
bits : 8 - 8 (1 bit)
GPENDSTA : GPENDSTA
bits : 9 - 9 (1 bit)
Interrupt 0 address
Register
address_offset : 0x60 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
OFFADDR0 : OFFADDR0
bits : 0 - 23 (24 bit)
IRQID0 : IRQID0
bits : 24 - 31 (8 bit)
Interrupt 1 address
Register
address_offset : 0x64 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
OFFADDR1 : OFFADDR1
bits : 0 - 23 (24 bit)
IRQID1 : IRQID1
bits : 24 - 31 (8 bit)
Interrupt 2 address
Register
address_offset : 0x68 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
OFFADDR2 : OFFADDR2
bits : 0 - 23 (24 bit)
IRQID2 : IRQID2
bits : 24 - 31 (8 bit)
Interrupt 3 address
Register
address_offset : 0x6C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
OFFADDR3 : OFFADDR3
bits : 0 - 23 (24 bit)
IRQID3 : IRQID3
bits : 24 - 31 (8 bit)
System Control Register
address_offset : 0xD10 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SLEEPONEXIT : SLEEPONEXIT
bits : 1 - 1 (1 bit)
SLEEPDEEP : SLEEPDEEP
bits : 2 - 2 (1 bit)
WFITOWFE : WFITOWFE
bits : 3 - 3 (1 bit)
SEVONPEND : SEVONPEND
bits : 4 - 4 (1 bit)
SETEVENT : SETEVENT
bits : 5 - 5 (1 bit)
Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !
This website is sponsored by Embeetle, an IDE designed from scratch for embedded software developers.