\n

PFIC

Peripheral Memory Blocks

address_offset : 0x0 Bytes (0x0)
size : 0x1100 byte (0x0)
mem_usage : registers
protection :

Registers

ISR1

IENR1

STK_CTLR

IENR2

IRER1

IRER2

IPR1

IPSR1

IPSR2

IPR2

IPRR1

IPRR2

IACTR1

IACTR2

ISR2

ITHRESDR

FIBADDRR

CFGR

GISR

FIFOADDRR0

FIFOADDRR1

FIFOADDRR2

FIFOADDRR3

SCTLR


ISR1

Interrupt Status Register
address_offset : 0x0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

ISR1 ISR1 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INTENSTA2_3 INTENSTA12_31

INTENSTA2_3 : Interrupt ID Status
bits : 2 - 3 (2 bit)

INTENSTA12_31 : Interrupt ID Status
bits : 12 - 31 (20 bit)


IENR1

Interrupt Setting Register
address_offset : 0x100 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

IENR1 IENR1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INTEN

INTEN : INTEN
bits : 12 - 31 (20 bit)


STK_CTLR

System counting Control Register
address_offset : 0x1000 Bytes (0x0)
size : 32 bit
reset_value : 0x0
reset_Mask : 0x0

STK_CTLR STK_CTLR 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 STE

STE : STE
bits : 0 - 27 (28 bit)
access : read-write


IENR2

Interrupt Setting Register
address_offset : 0x104 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

IENR2 IENR2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INTEN

INTEN : INTEN
bits : 0 - 27 (28 bit)


IRER1

Interrupt Clear Register
address_offset : 0x180 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

IRER1 IRER1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INTRSET

INTRSET : INTRSET
bits : 12 - 31 (20 bit)


IRER2

Interrupt Clear Register
address_offset : 0x184 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

IRER2 IRER2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INTRSET

INTRSET : INTRSET
bits : 0 - 27 (28 bit)


IPR1

Interrupt Pending Register
address_offset : 0x20 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

IPR1 IPR1 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 PENDSTA2_3 PENDSTA12_31

PENDSTA2_3 : PENDSTA
bits : 2 - 3 (2 bit)

PENDSTA12_31 : PENDSTA
bits : 12 - 31 (20 bit)


IPSR1

Interrupt Pending Register
address_offset : 0x200 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

IPSR1 IPSR1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 PENDSET2_3 PENDSET12_31

PENDSET2_3 : PENDSET
bits : 2 - 3 (2 bit)

PENDSET12_31 : PENDSET
bits : 12 - 31 (20 bit)


IPSR2

Interrupt Pending Register
address_offset : 0x204 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

IPSR2 IPSR2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 PENDSET

PENDSET : PENDSET
bits : 0 - 27 (28 bit)


IPR2

Interrupt Pending Register
address_offset : 0x24 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

IPR2 IPR2 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 PENDSTA

PENDSTA : PENDSTA
bits : 0 - 27 (28 bit)


IPRR1

Interrupt Pending Clear Register
address_offset : 0x280 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

IPRR1 IPRR1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 PENDRESET2_3 PENDRESET12_31

PENDRESET2_3 : PENDRESET
bits : 2 - 3 (2 bit)

PENDRESET12_31 : PENDRESET
bits : 12 - 31 (20 bit)


IPRR2

Interrupt Pending Clear Register
address_offset : 0x284 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

IPRR2 IPRR2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 PENDRESET

PENDRESET : PENDRESET
bits : 0 - 27 (28 bit)


IACTR1

Interrupt ACTIVE Register
address_offset : 0x300 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

IACTR1 IACTR1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 IACTS

IACTS : IACTS
bits : 12 - 31 (20 bit)


IACTR2

Interrupt ACTIVE Register
address_offset : 0x304 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

IACTR2 IACTR2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 IACTS

IACTS : IACTS
bits : 0 - 27 (28 bit)


ISR2

Interrupt Status Register
address_offset : 0x4 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

ISR2 ISR2 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INTENSTA

INTENSTA : Interrupt ID Status
bits : 0 - 27 (28 bit)


ITHRESDR

Interrupt Priority Register
address_offset : 0x40 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

ITHRESDR ITHRESDR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 THRESHOLD

THRESHOLD : THRESHOLD
bits : 0 - 7 (8 bit)


FIBADDRR

Interrupt Fast Address Register
address_offset : 0x44 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

FIBADDRR FIBADDRR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BASEADDR

BASEADDR : BASEADDR
bits : 28 - 31 (4 bit)


CFGR

Interrupt Config Register
address_offset : 0x48 Bytes (0x0)
size : 32 bit
reset_value : 0x0
reset_Mask : 0x0

CFGR CFGR 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 HWSTKCTRL NESTCTRL NMISET NMIRESET EXCSET EXCRESET PFICRSET SYSRESET KEYCODE

HWSTKCTRL : HWSTKCTRL
bits : 0 - 0 (1 bit)
access : read-write

NESTCTRL : NESTCTRL
bits : 1 - 1 (1 bit)
access : read-write

NMISET : NMISET
bits : 2 - 2 (1 bit)
access : write-only

NMIRESET : NMIRESET
bits : 3 - 3 (1 bit)
access : write-only

EXCSET : EXCSET
bits : 4 - 4 (1 bit)
access : write-only

EXCRESET : EXCRESET
bits : 5 - 5 (1 bit)
access : write-only

PFICRSET : PFICRSET
bits : 6 - 6 (1 bit)
access : write-only

SYSRESET : SYSRESET
bits : 7 - 7 (1 bit)
access : write-only

KEYCODE : KEYCODE
bits : 16 - 31 (16 bit)
access : write-only


GISR

Interrupt Global Register
address_offset : 0x4C Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

GISR GISR read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NESTSTA GACTSTA GPENDSTA

NESTSTA : NESTSTA
bits : 0 - 7 (8 bit)

GACTSTA : GACTSTA
bits : 8 - 8 (1 bit)

GPENDSTA : GPENDSTA
bits : 9 - 9 (1 bit)


FIFOADDRR0

Interrupt 0 address Register
address_offset : 0x60 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

FIFOADDRR0 FIFOADDRR0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 OFFADDR0 IRQID0

OFFADDR0 : OFFADDR0
bits : 0 - 23 (24 bit)

IRQID0 : IRQID0
bits : 24 - 31 (8 bit)


FIFOADDRR1

Interrupt 1 address Register
address_offset : 0x64 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

FIFOADDRR1 FIFOADDRR1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 OFFADDR1 IRQID1

OFFADDR1 : OFFADDR1
bits : 0 - 23 (24 bit)

IRQID1 : IRQID1
bits : 24 - 31 (8 bit)


FIFOADDRR2

Interrupt 2 address Register
address_offset : 0x68 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

FIFOADDRR2 FIFOADDRR2 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 OFFADDR2 IRQID2

OFFADDR2 : OFFADDR2
bits : 0 - 23 (24 bit)

IRQID2 : IRQID2
bits : 24 - 31 (8 bit)


FIFOADDRR3

Interrupt 3 address Register
address_offset : 0x6C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

FIFOADDRR3 FIFOADDRR3 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 OFFADDR3 IRQID3

OFFADDR3 : OFFADDR3
bits : 0 - 23 (24 bit)

IRQID3 : IRQID3
bits : 24 - 31 (8 bit)


SCTLR

System Control Register
address_offset : 0xD10 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SCTLR SCTLR read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SLEEPONEXIT SLEEPDEEP WFITOWFE SEVONPEND SETEVENT

SLEEPONEXIT : SLEEPONEXIT
bits : 1 - 1 (1 bit)

SLEEPDEEP : SLEEPDEEP
bits : 2 - 2 (1 bit)

WFITOWFE : WFITOWFE
bits : 3 - 3 (1 bit)

SEVONPEND : SEVONPEND
bits : 4 - 4 (1 bit)

SETEVENT : SETEVENT
bits : 5 - 5 (1 bit)



Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !

This website is sponsored by EmbeetleEmbeetle, an IDE designed from scratch for embedded software developers.