\n
address_offset : 0x0 Bytes (0x0)
size : 0x18 byte (0x0)
mem_usage : Watchdog registers
protection : not protected
Watchdog control
address_offset : 0x0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
enable : Enable the watchdog timer.
bits : 0 - 0 (1 bit)
stage_1_no_reset : When set to 1, and running in two-stage mode, it turns the watchdog into a single shot timer that doesn't reset the device.
bits : 1 - 1 (1 bit)
stage_1_disable : Set to 1 to disable the stage 1 of the watchdog timer
bits : 2 - 2 (1 bit)
unknown_3 :
bits : 3 - 3 (1 bit)
unknown_4 :
bits : 4 - 4 (1 bit)
unknown_5 :
bits : 5 - 5 (1 bit)
The current watchdog stage
address_offset : 0x10 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Watchdog reset
address_offset : 0x14 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Watchdog stage reset
address_offset : 0x18 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Reload value for stage 0
address_offset : 0x4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Reload value for stage 1
address_offset : 0x8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Watchdog clock cycle count
address_offset : 0xC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !
This website is sponsored by Embeetle, an IDE designed from scratch for embedded software developers.