\n

TIMER

Peripheral Memory Blocks

address_offset : 0x0 Bytes (0x0)
size : 0x100 byte (0x0)
mem_usage : registers
protection : not protected

Registers

TMR1_CTRL

TMR1_VALUE

TMR1_RELOAD

TMR1_INT


TMR1_CTRL

Timer 1 Control Register
address_offset : 0x0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TMR1_CTRL TMR1_CTRL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CTRL0 CTRL1 CTRL2 CTRL3

CTRL0 : Enable decrement control
bits : 0 - 0 (1 bit)
access : read-write

Enumeration:

0 : 0

Disable (Timer stop decrement)

1 : 1

Enable (Timer start decrement)

End of enumeration elements list.

CTRL1 : Select external input as enable
bits : 1 - 2 (2 bit)
access : read-write

Enumeration:

0 : 0

Disable

1 : 1

Enable (Timer stop when EXTIN=0)

End of enumeration elements list.

CTRL2 : Select external input as clock
bits : 2 - 4 (3 bit)
access : read-write

Enumeration:

0 : 0

Disable

1 : 1

Enable (Timer decrement when EXTIN rising edge)

End of enumeration elements list.

CTRL3 : Timer interrupt enable
bits : 3 - 6 (4 bit)
access : read-write

Enumeration:

0 : 0

Disable

1 : 1

Enable

End of enumeration elements list.


TMR1_VALUE

Timer 1 Current Value Register
address_offset : 0x4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TMR1_VALUE TMR1_VALUE read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

TMR1_RELOAD

Timer 1 Reload Register
address_offset : 0x8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TMR1_RELOAD TMR1_RELOAD read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

TMR1_INT

Timer 1 Interrupt Status Register
address_offset : 0xC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TMR1_INT TMR1_INT read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 INTSTATUS

INTSTATUS : interrupt status (TIMERINT status)
bits : 0 - 0 (1 bit)
access : read-write

Enumeration:

0 : 0

Interrupt not occur

1 : 1

Interrupt occur, write 1 to clear INTSTATUS

End of enumeration elements list.



Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !

This website is sponsored by EmbeetleEmbeetle, an IDE designed from scratch for embedded software developers.