\n

SCC

Peripheral Memory Blocks

address_offset : 0x0 Bytes (0x0)
size : 0x1000 byte (0x0)
mem_usage : registers
protection : not protected

Registers

CFG_REG0

CFG_REG4

DLL

CFG_REG1

CFG_REG2

SYS_CFGDATA_RTN

SYS_CFGDATA_OUT

SYS_CFGCTRL

SYS_CFGSTAT

CFG_REG3

AID

ID


CFG_REG0

Configuration register 0
address_offset : 0x0 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CFG_REG0 CFG_REG0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 REMAP

REMAP : REMAP Block RAM to ZBT
bits : 0 - 0 (1 bit)


CFG_REG4

Configuration register 4
address_offset : 0x10 Bytes (0x0)
access : read-only
reset_value : 0x0
reset_Mask : 0x0

CFG_REG4 CFG_REG4 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 BRDREV

BRDREV : Board Revision
bits : 0 - 3 (4 bit)


DLL

DLL Lock Register
address_offset : 0x100 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DLL DLL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 LOCKED LOCK_UNLOCK LOCKED_MASKED

LOCKED : Complete Flag
bits : 0 - 0 (1 bit)

LOCK_UNLOCK : Complete Flag
bits : 16 - 39 (24 bit)

LOCKED_MASKED : Error Flag
bits : 24 - 55 (32 bit)


CFG_REG1

Configuration register 1
address_offset : 0x4 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CFG_REG1 CFG_REG1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 MCC_LED0 MCC_LED1 MCC_LED2 MCC_LED3 MCC_LED4 MCC_LED5 MCC_LED6 MCC_LED7

MCC_LED0 : MCC LED 0
bits : 0 - 0 (1 bit)

Enumeration:

0 : Off

LED is off

1 : On

LED is on

End of enumeration elements list.

MCC_LED1 : MCC LED 1
bits : 1 - 2 (2 bit)

Enumeration:

0 : Off

LED is off

1 : On

LED is on

End of enumeration elements list.

MCC_LED2 : MCC LED 2
bits : 2 - 4 (3 bit)

Enumeration:

0 : Off

LED is off

1 : On

LED is on

End of enumeration elements list.

MCC_LED3 : MCC LED 3
bits : 3 - 6 (4 bit)

Enumeration:

0 : Off

LED is off

1 : On

LED is on

End of enumeration elements list.

MCC_LED4 : MCC LED 4
bits : 4 - 8 (5 bit)

Enumeration:

0 : Off

LED is off

1 : On

LED is on

End of enumeration elements list.

MCC_LED5 : MCC LED 5
bits : 5 - 10 (6 bit)

Enumeration:

0 : Off

LED is off

1 : On

LED is on

End of enumeration elements list.

MCC_LED6 : MCC LED 6
bits : 6 - 12 (7 bit)

Enumeration:

0 : Off

LED is off

1 : On

LED is on

End of enumeration elements list.

MCC_LED7 : MCC LED 7
bits : 7 - 14 (8 bit)

Enumeration:

0 : Off

LED is off

1 : On

LED is on

End of enumeration elements list.


CFG_REG2

Configuration register 2
address_offset : 0x8 Bytes (0x0)
access : read-only
reset_value : 0x0
reset_Mask : 0x0

CFG_REG2 CFG_REG2 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

SYS_CFGDATA_RTN

System configuration data register RTN
address_offset : 0xA0 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYS_CFGDATA_RTN SYS_CFGDATA_RTN read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

SYS_CFGDATA_OUT

System configuration data register OUT
address_offset : 0xA4 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYS_CFGDATA_OUT SYS_CFGDATA_OUT read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

SYS_CFGCTRL

System configuration control register
address_offset : 0xA8 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYS_CFGCTRL SYS_CFGCTRL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 DEVICE RFUNCVAL RW_ACCESS START

DEVICE : Device (value of 0/1/2 for supported clocks
bits : 0 - 11 (12 bit)

RFUNCVAL : Function value
bits : 20 - 45 (26 bit)

RW_ACCESS : Read/Write Access
bits : 30 - 60 (31 bit)

START : Start: generates interrupt on write to this bit
bits : 31 - 62 (32 bit)


SYS_CFGSTAT

System configuration status register
address_offset : 0xAC Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYS_CFGSTAT SYS_CFGSTAT read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 COMPLETE ERROR

COMPLETE : Complete Flag
bits : 0 - 0 (1 bit)

ERROR : Error Flag
bits : 1 - 2 (2 bit)


CFG_REG3

Configuration register 3
address_offset : 0xC Bytes (0x0)
access : read-only
reset_value : 0x0
reset_Mask : 0x0

CFG_REG3 CFG_REG3 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 MCC_SWITCHE0 MCC_SWITCH1 MCC_SWITCH2 MCC_SWITCH3 MCC_SWITCH4 MCC_SWITCH5 MCC_SWITCH6 MCC_SWITCH7

MCC_SWITCHE0 : MCC switch 0
bits : 0 - 0 (1 bit)

Enumeration:

0 : Off

Switch is off

1 : On

Switch is on

End of enumeration elements list.

MCC_SWITCH1 : MCC switch 1
bits : 1 - 2 (2 bit)

Enumeration:

0 : Off

Switch is off

1 : On

Switch is on

End of enumeration elements list.

MCC_SWITCH2 : MCC switch 2
bits : 2 - 4 (3 bit)

Enumeration:

0 : Off

Switch is off

1 : On

Switch is on

End of enumeration elements list.

MCC_SWITCH3 : MCC switch 3
bits : 3 - 6 (4 bit)

Enumeration:

0 : Off

Switch is off

1 : On

Switch is on

End of enumeration elements list.

MCC_SWITCH4 : MCC switch 4
bits : 4 - 8 (5 bit)

Enumeration:

0 : Off

Switch is off

1 : On

Switch is on

End of enumeration elements list.

MCC_SWITCH5 : MCC switch 5
bits : 5 - 10 (6 bit)

Enumeration:

0 : Off

Switch is off

1 : On

Switch is on

End of enumeration elements list.

MCC_SWITCH6 : MCC switch 6
bits : 6 - 12 (7 bit)

Enumeration:

0 : Off

Switch is off

1 : On

Switch is on

End of enumeration elements list.

MCC_SWITCH7 : MCC switch 7
bits : 7 - 14 (8 bit)

Enumeration:

0 : Off

Switch is off

1 : On

Switch is on

End of enumeration elements list.


AID

AID register
address_offset : 0xFF8 Bytes (0x0)
access : read-only
reset_value : 0x0
reset_Mask : 0x0

AID AID read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 NUM_CFG_REG MPS2_REV FPGA_BUILD

NUM_CFG_REG : Number of SCC configuration register
bits : 0 - 7 (8 bit)

MPS2_REV : V2M-MPS2 target Board Revision
bits : 20 - 43 (24 bit)

Enumeration:

0 : A

Revision A

1 : B

Revision B

2 : C

Revision C

End of enumeration elements list.

FPGA_BUILD : FPGA Build Number
bits : 24 - 55 (32 bit)


ID

AID register
address_offset : 0xFFC Bytes (0x0)
access : read-only
reset_value : 0x0
reset_Mask : 0x0

ID ID read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 APP_REV PRI_NUM IP_ARCH APP_NOTE_VAR IMPLEMENTER_ID

APP_REV : Application note IP revision number
bits : 0 - 3 (4 bit)

PRI_NUM : Primary Part Number: 383 = AN383
bits : 4 - 15 (12 bit)

IP_ARCH : IP Architecture
bits : 16 - 35 (20 bit)

Enumeration:

0x4 : AHB

AHB

End of enumeration elements list.

APP_NOTE_VAR : Application note IP variant number
bits : 20 - 43 (24 bit)

IMPLEMENTER_ID : Implementer ID: 0x41 = ARM
bits : 24 - 55 (32 bit)

Enumeration:

0x41 : ARM

ARM

End of enumeration elements list.



Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !

This website is sponsored by EmbeetleEmbeetle, an IDE designed from scratch for embedded software developers.