\n

USBETHERCLK

Peripheral Memory Blocks

address_offset : 0x0 Bytes (0x0)
size : 0x1 byte (0x0)
mem_usage : registers
protection : not protected

address_offset : 0x4 Bytes (0x0)
size : 0x1 byte (0x0)
mem_usage : registers
protection : not protected

address_offset : 0x10 Bytes (0x0)
size : 0x1 byte (0x0)
mem_usage : registers
protection : not protected

address_offset : 0x14 Bytes (0x0)
size : 0x1 byte (0x0)
mem_usage : registers
protection : not protected

address_offset : 0x18 Bytes (0x0)
size : 0x1 byte (0x0)
mem_usage : registers
protection : not protected

address_offset : 0x1C Bytes (0x0)
size : 0x1 byte (0x0)
mem_usage : registers
protection : not protected

address_offset : 0x20 Bytes (0x0)
size : 0x1 byte (0x0)
mem_usage : registers
protection : not protected

address_offset : 0x28 Bytes (0x0)
size : 0x1 byte (0x0)
mem_usage : registers
protection : not protected

address_offset : 0x30 Bytes (0x0)
size : 0x1 byte (0x0)
mem_usage : registers
protection : not protected

address_offset : 0x34 Bytes (0x0)
size : 0x1 byte (0x0)
mem_usage : registers
protection : not protected

address_offset : 0x8 Bytes (0x0)
size : 0x1 byte (0x0)
mem_usage : registers
protection : not protected

address_offset : 0xC Bytes (0x0)
size : 0x1 byte (0x0)
mem_usage : registers
protection : not protected

address_offset : 0x2C Bytes (0x0)
size : 0x1 byte (0x0)
mem_usage : registers
protection : not protected

address_offset : 0x24 Bytes (0x0)
size : 0x1 byte (0x0)
mem_usage : registers
protection : not protected

Registers

UCCR

UPCR4

UP_STR

UPINT_ENR

UPINT_CLR

UPINT_STR

UPCR5

UPCR6

UPCR7

USBEN0

USBEN1

UPCR1

UPCR2

UPCR3


UCCR

USB/Ethernet-PLL Clock Control Register
address_offset : 0x0 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

UCCR UCCR read-write 0 1 2 3 4 5 6 7 Resets to 0 0 0 0 0 0 0 0 UCEN0 UCSEL0 UCSEL1 UCEN1 ECEN ECSEL0 ECSEL1

UCEN0 : USB0 clock output enable bit
bits : 0 - -1 (0 bit)
access : read-write

UCSEL0 : USB0 clock selection bit
bits : 1 - 0 (0 bit)
access : read-write

UCSEL1 : USB1 clock selection bit
bits : 2 - 1 (0 bit)
access : read-write

UCEN1 : USB1 clock output enable bit
bits : 3 - 2 (0 bit)
access : read-write

ECEN : Ethernet clock output enable bit
bits : 4 - 3 (0 bit)
access : read-write

ECSEL0 : Ethernet clock selection bit 0
bits : 6 - 5 (0 bit)
access : read-write

ECSEL1 : Ethernet clock selection bit 1
bits : 7 - 6 (0 bit)
access : read-write


UPCR4

USB/Ethernet-PLL Control Register 4
address_offset : 0x10 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

UPCR4 UPCR4 read-write 0 1 2 3 4 5 6 7 Resets to 0 0 0 0 0 0 0 0 UPLLN

UPLLN : Frequency division ratio (N) setting bit of the USB/Ethernet-PLL clock
bits : 0 - 5 (6 bit)
access : read-write


UP_STR

USB/Ethernet-PLL Status Register
address_offset : 0x14 Bytes (0x0)
size : 8 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

UP_STR UP_STR read-only 0 1 2 3 4 5 6 7 Resets to 0 0 0 0 0 0 0 0 UPRDY

UPRDY : USB/Ethernet-PLL oscillation stabilization bit
bits : 0 - -1 (0 bit)
access : read-only


UPINT_ENR

USB/Ethernet-PLL Interrupt Source Enable Register
address_offset : 0x18 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

UPINT_ENR UPINT_ENR read-write 0 1 2 3 4 5 6 7 Resets to 0 0 0 0 0 0 0 0 UPCSE

UPCSE : USB/Ethernet-PLL oscillation stabilization wait complete interrupt enable bit
bits : 0 - -1 (0 bit)
access : read-write


UPINT_CLR

USB/Ethernet-PLL Interrupt Source Clear Register
address_offset : 0x1C Bytes (0x0)
size : 8 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

UPINT_CLR UPINT_CLR write-only 0 1 2 3 4 5 6 7 Resets to 0 0 0 0 0 0 0 0 UPCSC

UPCSC : USB/Ethernet-PLL oscillation stabilization interrupt source clear bit
bits : 0 - -1 (0 bit)
access : write-only


UPINT_STR

ERROR!!!!!!!!!!!!!!!!!!!!
address_offset : 0x20 Bytes (0x0)
size : 8 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

UPINT_STR UPINT_STR read-only 0 1 2 3 4 5 6 7 Resets to 0 0 0 0 0 0 0 0 UPCSI

UPCSI : ERROR!!!!!!!!!!!!!!!!!!!!
bits : 0 - -1 (0 bit)
access : read-only


UPCR5

ERROR!!!!!!!!!!!!!!!!!!!!
address_offset : 0x24 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

UPCR5 UPCR5 read-write 0 1 2 3 4 5 6 7 Resets to 0 0 0 0 0 0 0 0 UPLLM

UPLLM : ERROR!!!!!!!!!!!!!!!!!!!!
bits : 0 - 2 (3 bit)
access : read-write


UPCR6

ERROR!!!!!!!!!!!!!!!!!!!!
address_offset : 0x28 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

UPCR6 UPCR6 read-write 0 1 2 3 4 5 6 7 Resets to 0 0 0 0 0 0 0 0 UBSR

UBSR : ERROR!!!!!!!!!!!!!!!!!!!!
bits : 0 - 2 (3 bit)
access : read-write


UPCR7

ERROR!!!!!!!!!!!!!!!!!!!!
address_offset : 0x2C Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

UPCR7 UPCR7 read-write 0 1 2 3 4 5 6 7 Resets to 0 0 0 0 0 0 0 0 EPLLEN

EPLLEN : ERROR!!!!!!!!!!!!!!!!!!!!
bits : 0 - -1 (0 bit)
access : read-write


USBEN0

ERROR!!!!!!!!!!!!!!!!!!!!
address_offset : 0x30 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USBEN0 USBEN0 read-write 0 1 2 3 4 5 6 7 Resets to 0 0 0 0 0 0 0 0 USBEN0

USBEN0 : ERROR!!!!!!!!!!!!!!!!!!!!
bits : 0 - -1 (0 bit)
access : read-write


USBEN1

ERROR!!!!!!!!!!!!!!!!!!!!
address_offset : 0x34 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

USBEN1 USBEN1 read-write 0 1 2 3 4 5 6 7 Resets to 0 0 0 0 0 0 0 0 USBEN1

USBEN1 : ERROR!!!!!!!!!!!!!!!!!!!!
bits : 0 - -1 (0 bit)
access : read-write


UPCR1

USB/Ethernet-PLL Control Register 1
address_offset : 0x4 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

UPCR1 UPCR1 read-write 0 1 2 3 4 5 6 7 Resets to 0 0 0 0 0 0 0 0 UPLLEN UPINC

UPLLEN : USB/Ethernet-PLL oscillation enable bit
bits : 0 - -1 (0 bit)
access : read-write

UPINC : USB/Ethernet-PLL input clock selection bit
bits : 1 - 0 (0 bit)
access : read-write


UPCR2

USB/Ethernet-PLL Control Register 2
address_offset : 0x8 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

UPCR2 UPCR2 read-write 0 1 2 3 4 5 6 7 Resets to 0 0 0 0 0 0 0 0 UPOWT

UPOWT : USB/Ethernet-PLL oscillation stabilization wait time setting bit
bits : 0 - 1 (2 bit)
access : read-write


UPCR3

USB/Ethernet-PLL Control Register 3
address_offset : 0xC Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

UPCR3 UPCR3 read-write 0 1 2 3 4 5 6 7 Resets to 0 0 0 0 0 0 0 0 UPLLK

UPLLK : Frequency division ratio (K) setting bit of the USB/Ethernet-PLL clock
bits : 0 - 3 (4 bit)
access : read-write



Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !

This website is sponsored by EmbeetleEmbeetle, an IDE designed from scratch for embedded software developers.