\n
address_offset : 0x0 Bytes (0x0)
size : 0x1F8 byte (0x0)
mem_usage : registers
protection : not protected
bmRequestType setup register
address_offset : 0x0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 7 (8 bit)
access : read-only
wIndexLSB setup register
address_offset : 0x10 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 7 (8 bit)
access : read-only
EP0 configuration register
address_offset : 0x100 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 1 (2 bit)
access : read-only
D4 : -
bits : 4 - 8 (5 bit)
access : read-only
EP1 configuration register
address_offset : 0x104 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 1 (2 bit)
access : read-write
D4 : -
bits : 4 - 8 (5 bit)
access : read-write
D7 : -
bits : 7 - 14 (8 bit)
access : read-write
EP2 configuration register
address_offset : 0x108 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 1 (2 bit)
access : read-write
D4 : -
bits : 4 - 8 (5 bit)
access : read-write
D7 : -
bits : 7 - 14 (8 bit)
access : read-write
EP3 configuration register
address_offset : 0x10C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 1 (2 bit)
access : read-write
D4 : -
bits : 4 - 8 (5 bit)
access : read-write
D7 : -
bits : 7 - 14 (8 bit)
access : read-write
EP4 configuration register
address_offset : 0x110 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 1 (2 bit)
access : read-write
D4 : -
bits : 4 - 8 (5 bit)
access : read-write
D7 : -
bits : 7 - 14 (8 bit)
access : read-write
EP5 configuration register
address_offset : 0x114 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 1 (2 bit)
access : read-write
D4 : -
bits : 4 - 8 (5 bit)
access : read-write
D7 : -
bits : 7 - 14 (8 bit)
access : read-write
EP0 control register
address_offset : 0x120 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D0 : -
bits : 0 - 0 (1 bit)
access : read-write
D1 : -
bits : 1 - 2 (2 bit)
access : read-only
D4 : -
bits : 4 - 8 (5 bit)
access : read-only
EP1 control register
address_offset : 0x124 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 2 (3 bit)
access : read-write
EP2 control register
address_offset : 0x128 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 2 (3 bit)
access : read-write
EP3 control register
address_offset : 0x12C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 2 (3 bit)
access : read-write
EP4 control register
address_offset : 0x130 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 2 (3 bit)
access : read-write
EP5 control register
address_offset : 0x134 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 2 (3 bit)
access : read-write
wIndexMSB setup register
address_offset : 0x14 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 7 (8 bit)
access : read-only
EP0 payload register
address_offset : 0x140 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 5 (6 bit)
access : read-write
EP1 payload register
address_offset : 0x144 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 6 (7 bit)
access : read-write
EP2 payload register
address_offset : 0x148 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 6 (7 bit)
access : read-write
EP3 payload register
address_offset : 0x14C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 5 (6 bit)
access : read-write
EP4 payload register
address_offset : 0x150 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 7 (8 bit)
access : read-write
EP5 payload register
address_offset : 0x154 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 7 (8 bit)
access : read-write
EP0 receive byte counter
address_offset : 0x160 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 5 (6 bit)
access : read-only
EP1 receive byte counter
address_offset : 0x164 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 6 (7 bit)
access : read-only
EP2 receive byte counter
address_offset : 0x168 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 6 (7 bit)
access : read-only
EP3 receive byte counter
address_offset : 0x16C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 5 (6 bit)
access : read-only
EP4 receive byte counter
address_offset : 0x170 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 7 (8 bit)
access : read-only
EP5 receive byte counter
address_offset : 0x174 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 7 (8 bit)
access : read-only
wLengthLSB setup register
address_offset : 0x18 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 7 (8 bit)
access : read-only
EP0 status register
address_offset : 0x180 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D0 : -
bits : 0 - 0 (1 bit)
access : read-write
D1 : -
bits : 1 - 2 (2 bit)
access : read-write
D2 : -
bits : 2 - 4 (3 bit)
access : read-write
D : -
bits : 4 - 9 (6 bit)
access : read-write
EP1 status register
address_offset : 0x184 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 1 (2 bit)
access : read-write
EP2 status register
address_offset : 0x188 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 1 (2 bit)
access : read-write
EP3 status register
address_offset : 0x18C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 1 (2 bit)
access : read-write
EP4 status register
address_offset : 0x190 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 1 (2 bit)
access : read-write
EP5 status register
address_offset : 0x194 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 1 (2 bit)
access : read-write
wLengthMSB setup register
address_offset : 0x1C Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 7 (8 bit)
access : read-only
EP0 transmit FIFO
address_offset : 0x1C0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 31 (32 bit)
access : write-only
EP0 receive FIFO
address_offset : 0x1E0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 31 (32 bit)
access : read-only
EP1 transmit/receive FIFO
address_offset : 0x1E4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 31 (32 bit)
access : read-write
EP2 transmit/receive FIFO
address_offset : 0x1E8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 31 (32 bit)
access : read-write
EP3 transmit/receive FIFO
address_offset : 0x1EC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 31 (32 bit)
access : read-write
EP4 transmit/receive FIFO
address_offset : 0x1F0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 31 (32 bit)
access : read-write
EP5 transmit/receive FIFO
address_offset : 0x1F4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 31 (32 bit)
access : read-write
bRequest setup register
address_offset : 0x4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 7 (8 bit)
access : read-only
wValueLSB setup register
address_offset : 0x8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 7 (8 bit)
access : read-only
Device address register
address_offset : 0x80 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 6 (7 bit)
access : read-write
Interrupt status register 1
address_offset : 0x84 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 7 (8 bit)
access : read-only
Interrupt status register 2
address_offset : 0x88 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 4 (5 bit)
access : read-only
Interrupt enable register 1
address_offset : 0x90 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 7 (8 bit)
access : read-write
Interrupt enable register 2
address_offset : 0x94 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 4 (5 bit)
access : read-write
Isochronous mode select register
address_offset : 0xB0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 4 - 9 (6 bit)
access : read-write
Frame number register LSB
address_offset : 0xB4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 7 (8 bit)
access : read-only
Frame number register MSB
address_offset : 0xB8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 2 (3 bit)
access : read-only
System control register
address_offset : 0xBC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D0 : -
bits : 0 - 0 (1 bit)
access : write-only
D1 : -
bits : 1 - 2 (2 bit)
access : read-write
D2 : -
bits : 2 - 4 (3 bit)
access : read-write
D3 : -
bits : 3 - 6 (4 bit)
access : read-write
D4 : -
bits : 4 - 8 (5 bit)
access : write-only
wValueMSB setup register
address_offset : 0xC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 7 (8 bit)
access : read-only
Polarity select register
address_offset : 0xC0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 4 - 8 (5 bit)
access : read-write
Oscillation test register
address_offset : 0xE8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 2 (3 bit)
access : read-write
Transmit clock control register
address_offset : 0xFC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
D : -
bits : 0 - 0 (1 bit)
access : read-write
Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !
This website is sponsored by Embeetle, an IDE designed from scratch for embedded software developers.