\n
address_offset : 0x0 Bytes (0x0)
size : 0xD byte (0x0)
mem_usage : registers
protection : not protected
address_offset : 0x1A0 Bytes (0x0)
size : 0x4 byte (0x0)
mem_usage : registers
protection : not protected
address_offset : 0x1B0 Bytes (0x0)
size : 0x2 byte (0x0)
mem_usage : registers
protection : not protected
address_offset : 0x1B4 Bytes (0x0)
size : 0x2 byte (0x0)
mem_usage : registers
protection : not protected
address_offset : 0x8C Bytes (0x0)
size : 0x1 byte (0x0)
mem_usage : registers
protection : not protected
address_offset : 0xE Bytes (0x0)
size : 0x4A byte (0x0)
mem_usage : registers
protection : not protected
address_offset : 0x62 Bytes (0x0)
size : 0x16 byte (0x0)
mem_usage : registers
protection : not protected
address_offset : 0x7A Bytes (0x0)
size : 0x4 byte (0x0)
mem_usage : registers
protection : not protected
address_offset : 0x80 Bytes (0x0)
size : 0x9 byte (0x0)
mem_usage : registers
protection : not protected
address_offset : 0x8A Bytes (0x0)
size : 0x1 byte (0x0)
mem_usage : registers
protection : not protected
address_offset : 0x90 Bytes (0x0)
size : 0x15 byte (0x0)
mem_usage : registers
protection : not protected
address_offset : 0xA6 Bytes (0x0)
size : 0x1 byte (0x0)
mem_usage : registers
protection : not protected
address_offset : 0xA8 Bytes (0x0)
size : 0x5 byte (0x0)
mem_usage : registers
protection : not protected
address_offset : 0xB0 Bytes (0x0)
size : 0x21 byte (0x0)
mem_usage : registers
protection : not protected
address_offset : 0xD2 Bytes (0x0)
size : 0x1 byte (0x0)
mem_usage : registers
protection : not protected
address_offset : 0xDD Bytes (0x0)
size : 0x13 byte (0x0)
mem_usage : registers
protection : not protected
address_offset : 0x1E0 Bytes (0x0)
size : 0x1 byte (0x0)
mem_usage : registers
protection : not protected
A/D Control Register
address_offset : 0x0 Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
DBLANS : Double Trigger Channel SelectThese bits select one analog input channel for double triggered operation. The setting is only effective while double trigger mode is selected.
bits : 0 - 3 (4 bit)
access : read-write
GBADIE : Group B Scan End Interrupt Enable
bits : 6 - 5 (0 bit)
access : read-write
Enumeration:
#0 : 0
Disables S12GBADI0 interrupt generation upon group B scan completion.
#1 : 1
Enables S12GBADI0 interrupt generation upon group B scan completion.
End of enumeration elements list.
DBLE : Double Trigger Mode Select
bits : 7 - 6 (0 bit)
access : read-write
Enumeration:
#0 : 0
Double trigger mode non-selection
#1 : 1
Double trigger mode selection
End of enumeration elements list.
EXTRG : Trigger Select
bits : 8 - 7 (0 bit)
access : read-write
Enumeration:
#0 : 0
A/D conversion is started by the synchronous trigger (ELC).
#1 : 1
A/D conversion is started by the asynchronous trigger (ADTRG0#).
End of enumeration elements list.
TRGE : Trigger Start Enable
bits : 9 - 8 (0 bit)
access : read-write
Enumeration:
#0 : 0
Disables A/D conversion to be started by the synchronous or asynchronous trigger.
#1 : 1
Enables A/D conversion to be started by the synchronous or asynchronous trigger.
End of enumeration elements list.
ADHSC : A/D Conversion Operation Mode Select
bits : 10 - 9 (0 bit)
access : read-write
Enumeration:
#0 : 0
High speed A/D conversion mode
#1 : 1
Low current A/D conversion mode
End of enumeration elements list.
Reserved : These bits are read as 00. The write value should be 00.
bits : 11 - 11 (1 bit)
access : read-write
Reserved : These bits are read as 00. The write value should be 00.
bits : 11 - 11 (1 bit)
access : read-write
ADCS : Scan Mode Select
bits : 13 - 13 (1 bit)
access : read-write
Enumeration:
#00 : 00
Single scan mode
#01 : 01
Group scan mode
#10 : 10
Continuous scan mode
#11 : 11
Setting prohibited
End of enumeration elements list.
ADST : A/D Conversion Start
bits : 15 - 14 (0 bit)
access : read-write
Enumeration:
#0 : 0
Stops A/D conversion process.
#1 : 1
Starts A/D conversion process.
End of enumeration elements list.
A/D Conversion Start Trigger Select Register
address_offset : 0x10 Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TRSB : A/D Conversion Start Trigger Select for Group BSelect the A/D conversion start trigger for group B in group scan mode.
bits : 0 - 4 (5 bit)
access : read-write
TRSA : A/D Conversion Start Trigger SelectSelect the A/D conversion start trigger in single scan mode and continuous mode. In group scan mode, the A/D conversion start trigger for group A is selected.
bits : 8 - 12 (5 bit)
access : read-write
Reserved : These bits are read as 00. The write value should be 00.
bits : 14 - 14 (1 bit)
access : read-write
Reserved : These bits are read as 00. The write value should be 00.
bits : 14 - 14 (1 bit)
access : read-write
A/D Conversion Extended Input Control Register
address_offset : 0x12 Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TSSAD : Temperature Sensor Output A/D converted Value Addition/Average Mode Select
bits : 0 - -1 (0 bit)
access : read-write
Enumeration:
#0 : 0
Temperature sensor output A/D-converted value addition/average mode is not selected.
#1 : 1
Temperature sensor output A/D-converted value addition/average mode is selected.
End of enumeration elements list.
OCSAD : Internal Reference Voltage A/D converted Value Addition/Average Mode Select
bits : 1 - 0 (0 bit)
access : read-write
Enumeration:
#0 : 0
Internal reference voltage A/D-converted value addition/average mode is not selected.
#1 : 1
Internal reference voltage A/D-converted value addition/average mode is selected.
End of enumeration elements list.
TSSA : Temperature Sensor Output A/D Conversion Select
bits : 8 - 7 (0 bit)
access : read-write
Enumeration:
#0 : 0
The temperature sensor output is not selected.
#1 : 1
The temperature sensor output is selected.
End of enumeration elements list.
OCSA : Internal Reference Voltage A/D Conversion Select
bits : 9 - 8 (0 bit)
access : read-write
Enumeration:
#0 : 0
The internal reference voltage is not selected.
#1 : 1
The internal reference voltage is selected for group A in single scan mode, continuous scan mode, or group scan mode.
End of enumeration elements list.
Reserved : This bit is read as 0. The write value should be 0.
bits : 10 - 9 (0 bit)
access : read-write
Reserved : This bit is read as 0. The write value should be 0.
bits : 10 - 9 (0 bit)
access : read-write
Reserved : This bit is read as 0. The write value should be 0.
bits : 11 - 10 (0 bit)
access : read-write
Reserved : This bit is read as 0. The write value should be 0.
bits : 12 - 11 (0 bit)
access : read-write
Reserved : This bit is read as 0. The write value should be 0.
bits : 14 - 13 (0 bit)
access : read-write
Reserved : This bit is read as 0. The write value should be 0.
bits : 15 - 14 (0 bit)
access : read-write
A/D Data Register %s
address_offset : 0x12A Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Channel Select Register B0
address_offset : 0x14 Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
ANSB00 : AN000 Select
bits : 0 - -1 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN000 is not subjected to conversion.
#1 : 1
AN000 is subjected to conversion.
End of enumeration elements list.
ANSB01 : AN001 Select
bits : 1 - 0 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN001 is not subjected to conversion.
#1 : 1
AN001 is subjected to conversion.
End of enumeration elements list.
ANSB02 : AN002 Select
bits : 2 - 1 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN002 is not subjected to conversion.
#1 : 1
AN002 is subjected to conversion.
End of enumeration elements list.
ANSB03 : AN003 Select
bits : 3 - 2 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN003 is not subjected to conversion.
#1 : 1
AN003 is subjected to conversion.
End of enumeration elements list.
ANSB04 : AN004 Select
bits : 4 - 3 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN004 is not subjected to conversion.
#1 : 1
AN004 is subjected to conversion.
End of enumeration elements list.
ANSB05 : AN005 Select
bits : 5 - 4 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN005 is not subjected to conversion.
#1 : 1
AN005 is subjected to conversion.
End of enumeration elements list.
ANSB06 : AN006 Select
bits : 6 - 5 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN006 is not subjected to conversion.
#1 : 1
AN006 is subjected to conversion.
End of enumeration elements list.
ANSB07 : AN007 Select
bits : 7 - 6 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN007 is not subjected to conversion.
#1 : 1
AN007 is subjected to conversion.
End of enumeration elements list.
ANSB08 : AN008 Select
bits : 8 - 7 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN008 is not subjected to conversion.
#1 : 1
AN008 is subjected to conversion.
End of enumeration elements list.
ANSB09 : AN009 Select
bits : 9 - 8 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN009 is not subjected to conversion.
#1 : 1
AN009 is subjected to conversion.
End of enumeration elements list.
ANSB10 : AN010 Select
bits : 10 - 9 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN010 is not subjected to conversion.
#1 : 1
AN010 is subjected to conversion.
End of enumeration elements list.
ANSB11 : AN011 Select
bits : 11 - 10 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN011 is not subjected to conversion.
#1 : 1
AN011 is subjected to conversion.
End of enumeration elements list.
ANSB12 : AN012 Select
bits : 12 - 11 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN012 is not subjected to conversion.
#1 : 1
AN012 is subjected to conversion.
End of enumeration elements list.
ANSB13 : AN013 Select
bits : 13 - 12 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN013 is not subjected to conversion.
#1 : 1
AN013 is subjected to conversion.
End of enumeration elements list.
ANSB14 : AN014 Select
bits : 14 - 13 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN014 is not subjected to conversion.
#1 : 1
AN014 is subjected to conversion.
End of enumeration elements list.
ANSB15 : AN015 Select
bits : 15 - 14 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN015 is not subjected to conversion.
#1 : 1
AN015 is subjected to conversion.
End of enumeration elements list.
A/D Data Register %s
address_offset : 0x158 Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Channel Select Register B1
address_offset : 0x16 Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
ANSB16 : AN016 Select
bits : 0 - -1 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN016 is not subjected to conversion.
#1 : 1
AN016 is subjected to conversion.
End of enumeration elements list.
ANSB17 : AN017 Select
bits : 1 - 0 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN017 is not subjected to conversion.
#1 : 1
AN017 is subjected to conversion.
End of enumeration elements list.
ANSB18 : AN018 Select
bits : 2 - 1 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN018 is not subjected to conversion.
#1 : 1
AN018 is subjected to conversion.
End of enumeration elements list.
ANSB19 : AN019 Select
bits : 3 - 2 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN019 is not subjected to conversion.
#1 : 1
AN019 is subjected to conversion.
End of enumeration elements list.
ANSB20 : AN020 Select
bits : 4 - 3 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN020 is not subjected to conversion.
#1 : 1
AN020 is subjected to conversion.
End of enumeration elements list.
ANSB21 : AN021 Select
bits : 5 - 4 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN021 is not subjected to conversion.
#1 : 1
AN021 is subjected to conversion.
End of enumeration elements list.
ANSB22 : AN022 Select
bits : 6 - 5 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN022 is not subjected to conversion.
#1 : 1
AN022 is subjected to conversion.
End of enumeration elements list.
ANSB23 : AN023 Select
bits : 7 - 6 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN023 is not subjected to conversion.
#1 : 1
AN023 is subjected to conversion.
End of enumeration elements list.
ANSB24 : AN024 Select
bits : 8 - 7 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN024 is not subjected to conversion.
#1 : 1
AN024 is subjected to conversion.
End of enumeration elements list.
ANSB25 : AN025 Select
bits : 9 - 8 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN025 is not subjected to conversion.
#1 : 1
AN025 is subjected to conversion.
End of enumeration elements list.
ANSB26 : AN026 Select
bits : 10 - 9 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN026 is not subjected to conversion.
#1 : 1
AN026 is subjected to conversion.
End of enumeration elements list.
ANSB27 : AN027 Select
bits : 11 - 10 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN027 is not subjected to conversion.
#1 : 1
AN027 is subjected to conversion.
End of enumeration elements list.
Reserved : These bits are read as 0000. The write value should be 0000.
bits : 12 - 14 (3 bit)
access : read-write
A/D Data Duplication Register
address_offset : 0x18 Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDBLDR : This is a 16-bit read-only register for storing the result of A/D conversion in response to the second trigger in double trigger mode.
bits : 0 - 14 (15 bit)
access : read-only
A/D Data Register %s
address_offset : 0x188 Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Temperature Sensor Data Register
address_offset : 0x1A Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADTSDR : This is a 16-bit read-only register for storing the A/D conversion result of temperature sensor output.
bits : 0 - 14 (15 bit)
access : read-only
A/D Data Register %s
address_offset : 0x1BA Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Internal Reference Voltage Data Register
address_offset : 0x1C Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADOCDR : This is a 16-bit read-only register for storing the A/D result of internal reference voltage.
bits : 0 - 14 (15 bit)
access : read-only
A/D Sampling State Register %s
address_offset : 0x1C0 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SST : Sampling time setting
bits : 0 - 6 (7 bit)
access : read-write
A/D Self-Diagnosis Data Register
address_offset : 0x1E Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
AD : A/D-converted value (right-justified)The format for data determine ADCER.ADRFMT and ADCER.ADPRC.
bits : 0 - 12 (13 bit)
access : read-only
DIAGST : Self-Diagnosis Status
bits : 14 - 14 (1 bit)
access : read-only
Enumeration:
#00 : 00
Self-diagnosis has never been executed since power-on.
#01 : 01
Self-diagnosis using the voltage of 0 V has been executed.
#10 : 10
Self-diagnosis using the voltage of reference power supply(VREFH) x 1/2 has been executed.
#11 : 11
Self-diagnosis using the voltage of reference power supply(VREFH) has been executed.
End of enumeration elements list.
A/D Data Register %s
address_offset : 0x1EE Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Data Register %s
address_offset : 0x224 Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Data Register %s
address_offset : 0x25C Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Data Register %s
address_offset : 0x296 Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Sampling State Register %s
address_offset : 0x2A1 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SST : Sampling time setting
bits : 0 - 6 (7 bit)
access : read-write
A/D Data Register %s
address_offset : 0x2D2 Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Data Register %s
address_offset : 0x310 Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Data Register %s
address_offset : 0x350 Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Sampling State Register %s
address_offset : 0x383 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SST : Sampling time setting
bits : 0 - 6 (7 bit)
access : read-write
A/D Data Register %s
address_offset : 0x392 Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Data Register %s
address_offset : 0x3D6 Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Channel Select Register A0
address_offset : 0x4 Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
ANSA00 : AN000 Select
bits : 0 - -1 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN000 is not subjected to conversion.
#1 : 1
AN000 is subjected to conversion.
End of enumeration elements list.
ANSA01 : AN001 Select
bits : 1 - 0 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN001 is not subjected to conversion.
#1 : 1
AN001 is subjected to conversion.
End of enumeration elements list.
ANSA02 : AN002 Select
bits : 2 - 1 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN002 is not subjected to conversion.
#1 : 1
AN002 is subjected to conversion.
End of enumeration elements list.
ANSA03 : AN003 Select
bits : 3 - 2 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN003 is not subjected to conversion.
#1 : 1
AN003 is subjected to conversion.
End of enumeration elements list.
ANSA04 : AN004 Select
bits : 4 - 3 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN004 is not subjected to conversion.
#1 : 1
AN004 is subjected to conversion.
End of enumeration elements list.
ANSA05 : AN005 Select
bits : 5 - 4 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN005 is not subjected to conversion.
#1 : 1
AN005 is subjected to conversion.
End of enumeration elements list.
ANSA06 : AN006 Select
bits : 6 - 5 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN006 is not subjected to conversion.
#1 : 1
AN006 is subjected to conversion.
End of enumeration elements list.
ANSA07 : AN007 Select
bits : 7 - 6 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN007 is not subjected to conversion.
#1 : 1
AN007 is subjected to conversion.
End of enumeration elements list.
ANSA08 : AN008 Select
bits : 8 - 7 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN008 is not subjected to conversion.
#1 : 1
AN008 is subjected to conversion.
End of enumeration elements list.
ANSA09 : AN009 Select
bits : 9 - 8 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN009 is not subjected to conversion.
#1 : 1
AN009 is subjected to conversion.
End of enumeration elements list.
ANSA010 : AN010 Select
bits : 10 - 9 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN010 is not subjected to conversion.
#1 : 1
AN010 is subjected to conversion.
End of enumeration elements list.
ANSA011 : AN011 Select
bits : 11 - 10 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN011 is not subjected to conversion.
#1 : 1
AN011 is subjected to conversion.
End of enumeration elements list.
ANSA012 : AN012 Select
bits : 12 - 11 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN012 is not subjected to conversion.
#1 : 1
AN012 is subjected to conversion.
End of enumeration elements list.
ANSA013 : AN013 Select
bits : 13 - 12 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN013 is not subjected to conversion.
#1 : 1
AN013 is subjected to conversion.
End of enumeration elements list.
ANSA014 : AN014 Select
bits : 14 - 13 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN014 is not subjected to conversion.
#1 : 1
AN014 is subjected to conversion.
End of enumeration elements list.
ANSA015 : AN015 Select
bits : 15 - 14 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN015 is not subjected to conversion.
#1 : 1
AN015 is subjected to conversion.
End of enumeration elements list.
A/D Data Register %s
address_offset : 0x40 Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Data Register %s
address_offset : 0x41C Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Data Register %s
address_offset : 0x464 Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Sampling State Register %s
address_offset : 0x466 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SST : Sampling time setting
bits : 0 - 6 (7 bit)
access : read-write
A/D Data Register %s
address_offset : 0x4AE Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Data Register %s
address_offset : 0x4FA Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Data Register %s
address_offset : 0x548 Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Sampling State Register %s
address_offset : 0x54A Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SST : Sampling time setting
bits : 0 - 6 (7 bit)
access : read-write
A/D Data Register %s
address_offset : 0x598 Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Data Register %s
address_offset : 0x5EA Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Channel Select Register A1
address_offset : 0x6 Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
ANSA16 : AN016 Select
bits : 0 - -1 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN016 is not subjected to conversion.
#1 : 1
AN016 is subjected to conversion.
End of enumeration elements list.
ANSA17 : AN017 Select
bits : 1 - 0 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN017 is not subjected to conversion.
#1 : 1
AN017 is subjected to conversion.
End of enumeration elements list.
ANSA18 : AN018 Select
bits : 2 - 1 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN018 is not subjected to conversion.
#1 : 1
AN018 is subjected to conversion.
End of enumeration elements list.
ANSA19 : AN019 Select
bits : 3 - 2 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN019 is not subjected to conversion.
#1 : 1
AN019 is subjected to conversion.
End of enumeration elements list.
ANSA20 : AN020 Select
bits : 4 - 3 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN020 is not subjected to conversion.
#1 : 1
AN020 is subjected to conversion.
End of enumeration elements list.
ANSA21 : AN021 Select
bits : 5 - 4 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN021 is not subjected to conversion.
#1 : 1
AN021 is subjected to conversion.
End of enumeration elements list.
ANSA22 : AN022 Select
bits : 6 - 5 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN022 is not subjected to conversion.
#1 : 1
AN022 is subjected to conversion.
End of enumeration elements list.
ANSA23 : AN023 Select
bits : 7 - 6 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN023 is not subjected to conversion.
#1 : 1
AN023 is subjected to conversion.
End of enumeration elements list.
ANSA24 : AN024 Select
bits : 8 - 7 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN024 is not subjected to conversion.
#1 : 1
AN024 is subjected to conversion.
End of enumeration elements list.
ANSA25 : AN025 Select
bits : 9 - 8 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN025 is not subjected to conversion.
#1 : 1
AN025 is subjected to conversion.
End of enumeration elements list.
ANSA26 : AN026 Select
bits : 10 - 9 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN026 is not subjected to conversion.
#1 : 1
AN026 is subjected to conversion.
End of enumeration elements list.
ANSA27 : AN027 Select
bits : 11 - 10 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN027 is not subjected to conversion.
#1 : 1
AN027 is subjected to conversion.
End of enumeration elements list.
Reserved : These bits are read as 0000. The write value should be 0000.
bits : 12 - 14 (3 bit)
access : read-write
A/D Data Register %s
address_offset : 0x62 Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Sampling State Register %s
address_offset : 0x62F Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SST : Sampling time setting
bits : 0 - 6 (7 bit)
access : read-write
A/D Data Register %s
address_offset : 0x63E Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Data Register %s
address_offset : 0x694 Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Sampling State Register %s
address_offset : 0x715 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SST : Sampling time setting
bits : 0 - 6 (7 bit)
access : read-write
A/D Disconnection Detection Control Register
address_offset : 0x7A Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
ADNDIS : The charging time
bits : 0 - 3 (4 bit)
access : read-write
Enumeration:
#0000 : 0000
Disconnection detection is disabled
#0001 : 0001
Setting prohibited
End of enumeration elements list.
Reserved : These bits are read as 000. The write value should be 000.
bits : 5 - 6 (2 bit)
access : read-write
A/D Sampling State Register %s
address_offset : 0x7FC Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SST : Sampling time setting
bits : 0 - 6 (7 bit)
access : read-write
A/D-Converted Value Addition/Average Channel Select Register 0
address_offset : 0x8 Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
ADS00 : A/D-Converted Value Addition/Average Channel AN000 Select
bits : 0 - -1 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN000 is not selected.
#1 : 1
AN000 is selected.
End of enumeration elements list.
ADS01 : A/D-Converted Value Addition/Average Channel AN001 Select
bits : 1 - 0 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN001 is not selected.
#1 : 1
AN001 is selected.
End of enumeration elements list.
ADS02 : A/D-Converted Value Addition/Average Channel AN002 Select
bits : 2 - 1 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN002 is not selected.
#1 : 1
AN002 is selected.
End of enumeration elements list.
ADS03 : A/D-Converted Value Addition/Average Channel AN003 Select
bits : 3 - 2 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN003 is not selected.
#1 : 1
AN003 is selected.
End of enumeration elements list.
ADS04 : A/D-Converted Value Addition/Average Channel AN004 Select
bits : 4 - 3 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN004 is not selected.
#1 : 1
AN004 is selected.
End of enumeration elements list.
ADS05 : A/D-Converted Value Addition/Average Channel AN005 Select
bits : 5 - 4 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN005 is not selected.
#1 : 1
AN005 is selected.
End of enumeration elements list.
ADS06 : A/D-Converted Value Addition/Average Channel AN006 Select
bits : 6 - 5 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN006 is not selected.
#1 : 1
AN006 is selected.
End of enumeration elements list.
ADS07 : A/D-Converted Value Addition/Average Channel AN007 Select
bits : 7 - 6 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN007 is not selected.
#1 : 1
AN007 is selected.
End of enumeration elements list.
ADS08 : A/D-Converted Value Addition/Average Channel AN008 Select
bits : 8 - 7 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN008 is not selected.
#1 : 1
AN008 is selected.
End of enumeration elements list.
ADS09 : A/D-Converted Value Addition/Average Channel AN009 Select
bits : 9 - 8 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN009 is not selected.
#1 : 1
AN009 is selected.
End of enumeration elements list.
ADS10 : A/D-Converted Value Addition/Average Channel AN010 Select
bits : 10 - 9 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN010 is not selected.
#1 : 1
AN010 is selected.
End of enumeration elements list.
ADS11 : A/D-Converted Value Addition/Average Channel AN011 Select
bits : 11 - 10 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN011 is not selected.
#1 : 1
AN011 is selected.
End of enumeration elements list.
ADS12 : A/D-Converted Value Addition/Average Channel AN012 Select
bits : 12 - 11 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN012 is not selected.
#1 : 1
AN012 is selected.
End of enumeration elements list.
ADS13 : A/D-Converted Value Addition/Average Channel AN013 Select
bits : 13 - 12 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN013 is not selected.
#1 : 1
AN013 is selected.
End of enumeration elements list.
ADS14 : A/D-Converted Value Addition/Average Channel AN014 Select
bits : 14 - 13 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN014 is not selected.
#1 : 1
AN014 is selected.
End of enumeration elements list.
ADS15 : A/D-Converted Value Addition/Average Channel AN015 Select
bits : 15 - 14 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN015 is not selected.
#1 : 1
AN015 is selected.
End of enumeration elements list.
A/D Group Scan Priority Control Register
address_offset : 0x80 Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PGS : Group A priority control setting bit.Note: When the PGS bit is to be set to 1, the ADCSR.ADCS[1:0] bits must be set to 01b (group scan mode). If the bits are set to any other values, proper operation is not guaranteed.
bits : 0 - -1 (0 bit)
access : read-write
Enumeration:
#0 : 0
Operation is without group A priority control
#1 : 1
Operation is with group A priority control
End of enumeration elements list.
GBRSCN : Group B Restart Setting(Enabled only when PGS = 1. Reserved when PGS = 0.)
bits : 1 - 0 (0 bit)
access : read-write
Enumeration:
#0 : 0
Scanning for group B is not restarted after having been discontinued due to group A priority control.
#1 : 1
Scanning for group B is restarted after having been discontinued due to group A priority control.
End of enumeration elements list.
Reserved : This bit is read as 0. The write value should be 0.
bits : 8 - 7 (0 bit)
access : read-write
Reserved : This bit is read as 0. The write value should be 0.
bits : 8 - 7 (0 bit)
access : read-write
Reserved : These bits are read as 000000. The write value should be 000000.
bits : 9 - 13 (5 bit)
access : read-write
GBRP : Group B Single Scan Continuous Start(Enabled only when PGS = 1. Reserved when PGS = 0.)Note: When the GBRP bit has been set to 1, single scan is performed continuously for group B regardless of the setting of the GBRSCN bit.
bits : 15 - 14 (0 bit)
access : read-write
Enumeration:
#0 : 0
Single scan for group B is not continuously activated.
#1 : 1
Single scan for group B is continuously activated.
End of enumeration elements list.
A/D Data Duplexing Register A
address_offset : 0x84 Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDBLDRA : This register is a 16-bit read-only registers for storing the result of A/D conversion in response to the respective triggers during extended operation in double trigger mode.
bits : 0 - 14 (15 bit)
access : read-only
A/D Data Register %s
address_offset : 0x86 Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Data Duplexing Register B
address_offset : 0x86 Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDBLDRB : This register is a 16-bit read-only registers for storing the result of A/D conversion in response to the respective triggers during extended operation in double trigger mode.
bits : 0 - 14 (15 bit)
access : read-only
A/D High-Potential/Low-Potential Reference Voltage Control Register
address_offset : 0x8A Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CMPAB : High-Potential Reference Voltage Select
bits : 0 - 0 (1 bit)
access : read-write
Enumeration:
#00 : 00
AVCC0 is selected as the high-potential reference voltage
#01 : 01
VREFH0 is selected as the high-potential reference voltage
#10 : 10
Internal reference voltage is selected as the high-potential reference voltage
#11 : 11
Internal node discharge. No reference voltage pin is selected.
End of enumeration elements list.
LVSEL : Low-Potential Reference Voltage Select
bits : 2 - 3 (2 bit)
access : read-write
Enumeration:
#0 : 0
AVSS0 is selected as the low-potential reference voltage
#1 : 1
VREFL0 is selected as the low-potential reference voltage.
End of enumeration elements list.
Reserved : These bits are read as 00. The write value should be 00.
bits : 5 - 5 (1 bit)
access : read-write
Reserved : These bits are read as 00. The write value should be 00.
bits : 5 - 5 (1 bit)
access : read-write
ADSLP : Sleep
bits : 7 - 6 (0 bit)
access : read-write
Enumeration:
#0 : 0
Normal operation
#1 : 1
Standby state.
End of enumeration elements list.
A/D Compare Function Window A/B Status Monitor Register
address_offset : 0x8C Bytes (0x0)
size : 8 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MONCOMB : Combination result monitorThis bit indicates the combination result.This bit is valid when both window A operation and window B operation are enabled.
bits : 0 - -1 (0 bit)
access : read-only
Enumeration:
#0 : 0
Window A / window B composite conditions are not met.
#1 : 1
Window A / window B composite conditions are met.
End of enumeration elements list.
MONCMPA : Comparison Result Monitor A
bits : 4 - 3 (0 bit)
access : read-only
Enumeration:
#0 : 0
Window A comparison conditions are not met.
#1 : 1
Window A comparison conditions are met.
End of enumeration elements list.
MONCMPB : Comparison Result Monitor B
bits : 5 - 4 (0 bit)
access : read-only
Enumeration:
#0 : 0
Window B comparison conditions are not met.
#1 : 1
Window B comparison conditions are met.
End of enumeration elements list.
Reserved : These bits are read as 00.
bits : 6 - 6 (1 bit)
access : read-only
Reserved : These bits are read as 00.
bits : 6 - 6 (1 bit)
access : read-only
A/D Sampling State Register %s
address_offset : 0x8E4 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SST : Sampling time setting
bits : 0 - 6 (7 bit)
access : read-write
A/D Compare Function Control Register
address_offset : 0x90 Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CMPAB : Window A/B Composite Conditions SettingNOTE: These bits are valid when both window A and window B are enabled (CMPAE = 1 and CMPBE = 1).
bits : 0 - 0 (1 bit)
access : read-write
Enumeration:
#00 : 00
ADC140_WCMPM is output when window A comparison conditions are met OR window B comparison conditions are met. ADC140_WCMPUM is output in other cases.
#01 : 01
S14ADWMELC0 is output when window A comparison conditions are met EXOR window B comparison conditions are met. ADC140_WCMPUM is output in other cases.
#10 : 10
ADC140_WCMPM is output when window A comparison conditions are met and window B comparison conditions are met. ADC140_WCMPUM is output in other cases.
#11 : 11
Setting prohibited.
End of enumeration elements list.
CMPBE : Compare Window B Operation Enable
bits : 9 - 8 (0 bit)
access : read-write
Enumeration:
#0 : 0
Compare window B operation is disabled. ADC140_WCMPM and ADC140_WCMPUM outputs are disabled.
#1 : 1
Compare window B operation is enabled.
End of enumeration elements list.
Reserved : This bit is read as 0. The write value should be 0.
bits : 10 - 9 (0 bit)
access : read-write
Reserved : This bit is read as 0. The write value should be 0.
bits : 10 - 9 (0 bit)
access : read-write
CMPAE : Compare Window A Operation Enable
bits : 11 - 10 (0 bit)
access : read-write
Enumeration:
#0 : 0
Compare window A operation is disabled. ADC140_WCMPM and ADC140_WCMPUM outputs are disabled.
#1 : 1
Compare window A operation is enabled.
End of enumeration elements list.
Reserved : This bit is read as 0. The write value should be 0.
bits : 12 - 11 (0 bit)
access : read-write
CMPBIE : Compare B Interrupt Enable
bits : 13 - 12 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADC140_CMPAI interrupt is disabled when comparison conditions (window B) are met.
#1 : 1
ADC140_CMPAI interrupt is enabled when comparison conditions (window B) are met.
End of enumeration elements list.
WCMPE : Window Function Setting
bits : 14 - 13 (0 bit)
access : read-write
Enumeration:
#0 : 0
Window function is disabled. Window A and window B operate as a comparator to comparator the single value on the lower side with the A/D conversion result.
#1 : 1
Window function is enabled. Window A and window B operate as a comparator to comparator the two values on the upper and lower sides with the A/D conversion result.
End of enumeration elements list.
CMPAIE : Compare A Interrupt Enable
bits : 15 - 14 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADC140_CMPAI interrupt is disabled when comparison conditions (window A) are met.
#1 : 1
ADC140_CMPAI interrupt is enabled when comparison conditions (window A) are met.
End of enumeration elements list.
A/D Compare Function Window A Extended Input Select Register
address_offset : 0x92 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CMPTSA : Temperature sensor output Compare selection bit.
bits : 0 - -1 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes the temperature sensor output from the compare window A target range.
#1 : 1
Includes the temperature sensor output in the compare window A target range.
End of enumeration elements list.
CMPOCA : Internal reference voltage Compare selection bit.
bits : 1 - 0 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes the internal reference voltage from the compare window A target range.
#1 : 1
Includes the internal reference voltage in the compare window A target range.
End of enumeration elements list.
Reserved : These bits are read as 000000. The write value should be 000000.
bits : 2 - 6 (5 bit)
access : read-write
A/D Compare Function Window A Extended Input Comparison Condition Setting Register
address_offset : 0x93 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CMPLTSA : Compare Window A Temperature Sensor Output Comparison Condition Select
bits : 0 - -1 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 register value > A/D-converted value(ADCMPCR.WCMPE=0) / AD-converted value < ADCMPDR0 register value or A/D-converted value > ADCMPDR1 register value(ADCMPCR.WCMPE=1).
#1 : 1
ADCMPDR0 register value < A/D-converted value(ADCMPCR.WCMPE=0) / ADCMPDR0 register value < A/D-converted value < ADCMPDR1 register value(ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLOCA : Compare Window A Internal Reference Voltage ComparisonCondition Select
bits : 1 - 0 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value(ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or A/D converted value > ADCMPDR1 value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value(ADCMPCR.WCMPE=0) / ADCMPDR0 value < A/D converted value < ADCMPDR1 value(ADCMPCR.WCMPE=1)
End of enumeration elements list.
Reserved : These bits are read as 000000. The write value should be 000000.
bits : 2 - 6 (5 bit)
access : read-write
A/D Compare Function Window A Channel Select Register 0
address_offset : 0x94 Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CMPCHA00 : AN000 Select
bits : 0 - -1 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN000 from the compare window A target range.
#1 : 1
Includes AN000 from the compare window A target range.
End of enumeration elements list.
CMPCHA01 : AN001 Select
bits : 1 - 0 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN001 from the compare window A target range.
#1 : 1
Includes AN001 from the compare window A target range.
End of enumeration elements list.
CMPCHA02 : AN002 Select
bits : 2 - 1 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN002 from the compare window A target range.
#1 : 1
Includes AN002 from the compare window A target range.
End of enumeration elements list.
CMPCHA03 : AN003 Select
bits : 3 - 2 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN003 from the compare window A target range.
#1 : 1
Includes AN003 from the compare window A target range.
End of enumeration elements list.
CMPCHA04 : AN004 Select
bits : 4 - 3 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN004 from the compare window A target range.
#1 : 1
Includes AN004 from the compare window A target range.
End of enumeration elements list.
CMPCHA05 : AN005 Select
bits : 5 - 4 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN005 from the compare window A target range.
#1 : 1
Includes AN005 from the compare window A target range.
End of enumeration elements list.
CMPCHA06 : AN006 Select
bits : 6 - 5 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN006 from the compare window A target range.
#1 : 1
Includes AN006 from the compare window A target range.
End of enumeration elements list.
CMPCHA07 : AN007 Select
bits : 7 - 6 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN007 from the compare window A target range.
#1 : 1
Includes AN007 from the compare window A target range.
End of enumeration elements list.
CMPCHA08 : AN008 Select
bits : 8 - 7 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN008 from the compare window A target range.
#1 : 1
Includes AN008 from the compare window A target range.
End of enumeration elements list.
CMPCHA09 : AN009 Select
bits : 9 - 8 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN009 from the compare window A target range.
#1 : 1
Includes AN009 from the compare window A target range.
End of enumeration elements list.
CMPCHA10 : AN010 Select
bits : 10 - 9 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN010 from the compare window A target range.
#1 : 1
Includes AN010 from the compare window A target range.
End of enumeration elements list.
CMPCHA11 : AN011 Select
bits : 11 - 10 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN011 from the compare window A target range.
#1 : 1
Includes AN011 from the compare window A target range.
End of enumeration elements list.
CMPCHA12 : AN012 Select
bits : 12 - 11 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN012 from the compare window A target range.
#1 : 1
Includes AN012 from the compare window A target range.
End of enumeration elements list.
CMPCHA13 : AN013 Select
bits : 13 - 12 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN013 from the compare window A target range.
#1 : 1
Includes AN013 from the compare window A target range.
End of enumeration elements list.
CMPCHA14 : AN014 Select
bits : 14 - 13 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN014 from the compare window A target range.
#1 : 1
Includes AN014 from the compare window A target range.
End of enumeration elements list.
CMPCHA15 : AN015 Select
bits : 15 - 14 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN015 from the compare window A target range.
#1 : 1
Includes AN015 from the compare window A target range.
End of enumeration elements list.
A/D Compare Function Window A Channel Select Register 1
address_offset : 0x96 Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CMPCHA16 : AN016 Select
bits : 0 - -1 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN016 from the compare window A target range.
#1 : 1
Includes AN016 from the compare window A target range.
End of enumeration elements list.
CMPCHA17 : AN017 Select
bits : 1 - 0 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN017 from the compare window A target range.
#1 : 1
Includes AN017 from the compare window A target range.
End of enumeration elements list.
CMPCHA18 : AN018 Select
bits : 2 - 1 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN018 from the compare window A target range.
#1 : 1
Includes AN018 from the compare window A target range.
End of enumeration elements list.
CMPCHA19 : AN019 Select
bits : 3 - 2 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN019 from the compare window A target range.
#1 : 1
Includes AN019 from the compare window A target range.
End of enumeration elements list.
CMPCHA20 : AN020 Select
bits : 4 - 3 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN020 from the compare window A target range.
#1 : 1
Includes AN020 from the compare window A target range.
End of enumeration elements list.
CMPCHA21 : AN021 Select
bits : 5 - 4 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN021 from the compare window A target range.
#1 : 1
Includes AN021 from the compare window A target range.
End of enumeration elements list.
CMPCHA22 : AN022 Select
bits : 6 - 5 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN022 from the compare window A target range.
#1 : 1
Includes AN022 from the compare window A target range.
End of enumeration elements list.
CMPCHA23 : AN023 Select
bits : 7 - 6 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN023 from the compare window A target range.
#1 : 1
Includes AN023 from the compare window A target range.
End of enumeration elements list.
CMPCHA24 : AN024 Select
bits : 8 - 7 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN024 from the compare window A target range.
#1 : 1
Includes AN024 from the compare window A target range.
End of enumeration elements list.
CMPCHA25 : AN025 Select
bits : 9 - 8 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN025 from the compare window A target range.
#1 : 1
Includes AN025 from the compare window A target range.
End of enumeration elements list.
CMPCHA26 : AN026 Select
bits : 10 - 9 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN026 from the compare window A target range.
#1 : 1
Includes AN026 from the compare window A target range.
End of enumeration elements list.
CMPCHA27 : AN027 Select
bits : 11 - 10 (0 bit)
access : read-write
Enumeration:
#0 : 0
Excludes AN027 from the compare window A target range.
#1 : 1
Includes AN027 from the compare window A target range.
End of enumeration elements list.
Reserved : These bits are read as 0000. The write value should be 0000.
bits : 12 - 14 (3 bit)
access : read-write
A/D Compare Function Window A Comparison Condition Setting Register 0
address_offset : 0x98 Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CMPLCHA00 : Comparison condition of AN000
bits : 0 - -1 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLCHA01 : Comparison condition of AN001
bits : 1 - 0 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLCHA02 : Comparison condition of AN002
bits : 2 - 1 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLCHA03 : Comparison condition of AN003
bits : 3 - 2 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLCHA04 : Comparison condition of AN004
bits : 4 - 3 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLCHA05 : Comparison condition of AN005
bits : 5 - 4 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLCHA06 : Comparison condition of AN006
bits : 6 - 5 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLCHA07 : Comparison condition of AN007
bits : 7 - 6 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLCHA08 : Comparison condition of AN008
bits : 8 - 7 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLCHA09 : Comparison condition of AN009
bits : 9 - 8 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLCHA10 : Comparison condition of AN010
bits : 10 - 9 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLCHA11 : Comparison condition of AN011
bits : 11 - 10 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLCHA12 : Comparison condition of AN012
bits : 12 - 11 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLCHA13 : Comparison condition of AN013
bits : 13 - 12 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLCHA14 : Comparison condition of AN014
bits : 14 - 13 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLCHA15 : Comparison condition of AN015
bits : 15 - 14 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
A/D Compare Function Window A Comparison Condition Setting Register 1
address_offset : 0x9A Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CMPLCHA16 : Comparison condition of AN016
bits : 0 - -1 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLCHA17 : Comparison condition of AN017
bits : 1 - 0 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLCHA18 : Comparison condition of AN018
bits : 2 - 1 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLCHA19 : Comparison condition of AN019
bits : 3 - 2 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLCHA20 : Comparison condition of AN020
bits : 4 - 3 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLCHA21 : Comparison condition of AN021
bits : 5 - 4 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLCHA22 : Comparison condition of AN022
bits : 6 - 5 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLCHA23 : Comparison condition of AN023
bits : 7 - 6 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLCHA24 : Comparison condition of AN024
bits : 8 - 7 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLCHA25 : Comparison condition of AN025
bits : 9 - 8 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLCHA26 : Comparison condition of AN026
bits : 10 - 9 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
CMPLCHA27 : Comparison condition of AN027
bits : 11 - 10 (0 bit)
access : read-write
Enumeration:
#0 : 0
ADCMPDR0 value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < ADCMPDR0 value or, ADCMPDR1 value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
ADCMPDR0 value < A/D converted value (ADCMPCR.WCMPE=0) / A/DCMPDR0 value < A/D converted value < ADCMPDR1 value (ADCMPCR.WCMPE=1).
End of enumeration elements list.
Reserved : These bits are read as 0000. The write value should be 0000.
bits : 12 - 14 (3 bit)
access : read-write
A/D Compare Function Window A Lower-Side Level Setting Register
address_offset : 0x9C Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
ADCMPDR0 : The ADCMPDR0 register sets the reference data when the compare window A function is used. ADCMPDR0 sets the lower-side level of window A.
bits : 0 - 14 (15 bit)
access : read-write
A/D Sampling State Register %s
address_offset : 0x9CD Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SST : Sampling time setting
bits : 0 - 6 (7 bit)
access : read-write
A/D Compare Function Window A Upper-Side Level Setting Register
address_offset : 0x9E Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
ADCMPDR1 : The ADCMPDR1 register sets the reference data when the compare window A function is used. ADCMPDR1 sets the upper-side level of window A..
bits : 0 - 14 (15 bit)
access : read-write
A/D-Converted Value Addition/Average Channel Select Register 1
address_offset : 0xA Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
ADS16 : A/D-Converted Value Addition/Average Channel AN016 Select
bits : 0 - -1 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN016 is not selected.
#1 : 1
AN016 is selected.
End of enumeration elements list.
ADS17 : A/D-Converted Value Addition/Average Channel AN017 Select
bits : 1 - 0 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN017 is not selected.
#1 : 1
AN017 is selected.
End of enumeration elements list.
ADS18 : A/D-Converted Value Addition/Average Channel AN018 Select
bits : 2 - 1 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN018 is not selected.
#1 : 1
AN018 is selected.
End of enumeration elements list.
ADS19 : A/D-Converted Value Addition/Average Channel AN019 Select
bits : 3 - 2 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN019 is not selected.
#1 : 1
AN019 is selected.
End of enumeration elements list.
ADS20 : A/D-Converted Value Addition/Average Channel AN020 Select
bits : 4 - 3 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN020 is not selected.
#1 : 1
AN020 is selected.
End of enumeration elements list.
ADS21 : A/D-Converted Value Addition/Average Channel AN021 Select
bits : 5 - 4 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN021 is not selected.
#1 : 1
AN021 is selected.
End of enumeration elements list.
ADS22 : A/D-Converted Value Addition/Average Channel AN022 Select
bits : 6 - 5 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN022 is not selected.
#1 : 1
AN022 is selected.
End of enumeration elements list.
ADS23 : A/D-Converted Value Addition/Average Channel AN023 Select
bits : 7 - 6 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN023 is not selected.
#1 : 1
AN023 is selected.
End of enumeration elements list.
ADS24 : A/D-Converted Value Addition/Average Channel AN024 Select
bits : 8 - 7 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN024 is not selected.
#1 : 1
AN024 is selected.
End of enumeration elements list.
ADS25 : A/D-Converted Value Addition/Average Channel AN025 Select
bits : 9 - 8 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN025 is not selected.
#1 : 1
AN025 is selected.
End of enumeration elements list.
ADS26 : A/D-Converted Value Addition/Average Channel AN026 Select
bits : 10 - 9 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN026 is not selected.
#1 : 1
AN026 is selected.
End of enumeration elements list.
ADS27 : A/D-Converted Value Addition/Average Channel AN027 Select
bits : 11 - 10 (0 bit)
access : read-write
Enumeration:
#0 : 0
AN027 is not selected.
#1 : 1
AN027 is selected.
End of enumeration elements list.
Reserved : These bits are read as 0000. The write value should be 0000.
bits : 12 - 14 (3 bit)
access : read-write
A/D Compare Function Window A Channel Status Register 0
address_offset : 0xA0 Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CMPSTCHA00 : Compare window A flag of AN000
bits : 0 - -1 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTCHA01 : Compare window A flag of AN001
bits : 1 - 0 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTCHA02 : Compare window A flag of AN002
bits : 2 - 1 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTCHA03 : Compare window A flag of AN003
bits : 3 - 2 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTCHA04 : Compare window A flag of AN004
bits : 4 - 3 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTCHA05 : Compare window A flag of AN005
bits : 5 - 4 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTCHA06 : Compare window A flag of AN006
bits : 6 - 5 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTCHA07 : Compare window A flag of AN007
bits : 7 - 6 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTCHA08 : Compare window A flag of AN008
bits : 8 - 7 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTCHA09 : Compare window A flag of AN009
bits : 9 - 8 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTCHA10 : Compare window A flag of AN010
bits : 10 - 9 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTCHA11 : Compare window A flag of AN011
bits : 11 - 10 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTCHA12 : Compare window A flag of AN012
bits : 12 - 11 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTCHA13 : Compare window A flag of AN013
bits : 13 - 12 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTCHA14 : Compare window A flag of AN014
bits : 14 - 13 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTCHA15 : Compare window A flag of AN015
bits : 15 - 14 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
A/D Compare Function Window A Channel Status Register 1
address_offset : 0xA2 Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CMPSTCHA16 : Compare window A flag of AN016
bits : 0 - -1 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTCHA17 : Compare window A flag of AN017
bits : 1 - 0 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTCHA18 : Compare window A flag of AN018
bits : 2 - 1 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTCHA19 : Compare window A flag of AN019
bits : 3 - 2 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTCHA20 : Compare window A flag of AN020
bits : 4 - 3 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTCHA21 : Compare window A flag of AN021
bits : 5 - 4 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTCHA22 : Compare window A flag of AN022
bits : 6 - 5 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTCHA23 : Compare window A flag of AN023
bits : 7 - 6 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTCHA24 : Compare window A flag of AN024
bits : 8 - 7 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTCHA25 : Compare window A flag of AN025
bits : 9 - 8 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTCHA26 : Compare window A flag of AN026
bits : 10 - 9 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTCHA27 : Compare window A flag of AN027
bits : 11 - 10 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
Reserved : These bits are read as 0000. The write value should be 0000.
bits : 12 - 14 (3 bit)
access : read-write
A/D Compare Function Window A Extended Input Channel Status Register
address_offset : 0xA4 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CMPSTTSA : Compare Window A Temperature Sensor Output Compare Flag When window A operation is enabled (ADCMPCR.CMPAE = 1b), this bit indicates the temperature sensor output comparison result. When window A operation is disabled (ADCMPCR.CMPAE = 0b), comparison conditions for CMPSTTSA are not met any time.
bits : 0 - -1 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
CMPSTOCA : Compare Window A Internal Reference Voltage Compare Flag When window A operation is enabled (ADCMPCR.CMPAE = 1b), this bit indicates the temperature sensor output comparison result. When window A operation is disabled (ADCMPCR.CMPAE = 0b), comparison conditions for CMPSTTSA are not met any time.
bits : 1 - 0 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
Reserved : These bits are read as 000000. The write value should be 000000.
bits : 2 - 6 (5 bit)
access : read-write
A/D Compare Function Window B Channel Selection Register
address_offset : 0xA6 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CMPCHB : Compare window B channel selection bit.The channel that compares it on the condition of compare window B is selected.
bits : 0 - 4 (5 bit)
access : read-write
Enumeration:
0x00 : 0x00
AN000
0x01 : 0x01
AN001
0x02 : 0x02
AN002
0x03 : 0x03
AN003
0x04 : 0x04
AN004
0x05 : 0x05
AN005
0x06 : 0x06
AN006
0x07 : 0x07
AN007
0x08 : 0x08
AN008
0x09 : 0x09
AN009
0x0A : 0x0A
AN010
0x0B : 0x0B
AN011
0x0C : 0x0C
AN012
0x0D : 0x0D
AN013
0x0E : 0x0E
AN014
0x0F : 0x0F
AN015
0x10 : 0x10
AN016
0x11 : 0x11
AN017
0x12 : 0x12
AN018
0x13 : 0x13
AN019
0x14 : 0x14
AN020
0x15 : 0x15
AN021
0x16 : 0x16
AN022
0x17 : 0x17
AN023
0x18 : 0x18
AN024
0x19 : 0x19
AN025
0x1A : 0x1A
AN026
0x1B : 0x1B
AN027
0x20 : 0x20
Temperature sensor
0x21 : 0x21
Internal reference voltage
0x3F : 0x3F
No channel is selected
End of enumeration elements list.
Reserved : This bit is read as 0. The write value should be 0.
bits : 6 - 5 (0 bit)
access : read-write
CMPLB : Compare window B Compare condition setting bit.
bits : 7 - 6 (0 bit)
access : read-write
Enumeration:
#0 : 0
CMPLLB value > A/D converted value (ADCMPCR.WCMPE=0) / A/D converted value < CMPLLB value or CMPULB value < A/D converted value (ADCMPCR.WCMPE=1)
#1 : 1
CMPLLB value < A/D converted value(ADCMPCR.WCMPE=0) / CMPLLB value < A/D converted value < CMPULB value (ADCMPCR.WCMPE=1)
End of enumeration elements list.
A/D Compare Function Window B Lower-Side Level Setting Register
address_offset : 0xA8 Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
ADWINLLB : This register is used to compare A window function is used to set the lower level of the window B.
bits : 0 - 14 (15 bit)
access : read-write
A/D Compare Function Window B Upper-Side Level Setting Register
address_offset : 0xAA Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
ADWINULB : This register is used to compare A window function is used to set the higher level of the window B.
bits : 0 - 14 (15 bit)
access : read-write
A/D Sampling State Register %s
address_offset : 0xAB7 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SST : Sampling time setting
bits : 0 - 6 (7 bit)
access : read-write
A/D Data Register %s
address_offset : 0xAC Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Compare Function Window B Status Register
address_offset : 0xAC Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CMPSTB : Compare window B flag.It is a status flag that shows the comparative result of CH (AN000-AN027, temperature sensor, and internal reference voltage) made the object of window B relation condition.
bits : 0 - -1 (0 bit)
access : read-write
Enumeration:
#0 : 0
Comparison conditions are not met.
#1 : 1
Comparison conditions are met.
End of enumeration elements list.
Reserved : These bits are read as 0000000. The write value should be 0000000.
bits : 1 - 6 (6 bit)
access : read-write
A/D Sampling State Register %s
address_offset : 0xBA2 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SST : Sampling time setting
bits : 0 - 6 (7 bit)
access : read-write
A/D-Converted Value Addition/Average Count Select Register
address_offset : 0xC Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
ADC : Addition frequency selection bit.NOTE: AVEE bit is valid at the only setting of ADC[2:0] bits = 001b or 011b. When average mode is selected by setting the ADADC.AVEE bit to 1, do not set the addition count to three times (ADADC.ADC[2:0] = 010b)
bits : 0 - 1 (2 bit)
access : read-write
Enumeration:
#000 : 000
1-time conversion (no addition; same as normal conversion)
#001 : 001
2-time conversion (addition once)
#010 : 010
3-time conversion (addition twice)
#011 : 011
4-time conversion (addition three times)
#101 : 101
16-time conversion (addition 15 times), can be set when selecting 12-bit accuracy.
End of enumeration elements list.
Reserved : These bits are read as 0000. The write value should be 0000.
bits : 3 - 5 (3 bit)
access : read-write
AVEE : Average mode enable bit.Note: The AVEE bit converts twice, and only when converting it four times, is effective. Please do not set (ADADC.AVEE=1) to conversion (ADADC.ADC 2:0=010b) three times when you select the average mode.
bits : 7 - 6 (0 bit)
access : read-write
Enumeration:
#0 : 0
Disabled
#1 : 1
Enabled
End of enumeration elements list.
A/D Sampling State Register %s
address_offset : 0xC8E Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SST : Sampling time setting
bits : 0 - 6 (7 bit)
access : read-write
A/D Data Register %s
address_offset : 0xD4 Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
A/D Sampling State Register %s
address_offset : 0xD7B Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SST : Sampling time setting
bits : 0 - 6 (7 bit)
access : read-write
A/D Sampling State Register L
address_offset : 0xDD Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SST : Sampling Time Setting (AN016-AN027)
bits : 0 - 6 (7 bit)
access : read-write
A/D Sampling State Register T
address_offset : 0xDE Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SST : Sampling Time Setting (temperature sensor output)
bits : 0 - 6 (7 bit)
access : read-write
A/D Sampling State Register O
address_offset : 0xDF Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SST : Sampling Time Setting (Internal reference voltage)
bits : 0 - 6 (7 bit)
access : read-write
A/D Control Extended Register
address_offset : 0xE Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
ADPRC : A/D Conversion Accuracy Specify
bits : 1 - 1 (1 bit)
access : read-write
Enumeration:
#00 : 00
A/D conversion is performed with 12-bit accuracy.
#11 : 11
A/D conversion is performed with 14-bit accuracy.
End of enumeration elements list.
Reserved : This bit is read as 0. The write value should be 0.
bits : 3 - 2 (0 bit)
access : read-write
Reserved : This bit is read as 0. The write value should be 0.
bits : 3 - 2 (0 bit)
access : read-write
Reserved : This bit is read as 0. The write value should be 0.
bits : 4 - 3 (0 bit)
access : read-write
ACE : A/D Data Register Automatic Clearing Enable
bits : 5 - 4 (0 bit)
access : read-write
Enumeration:
#0 : 0
Disables automatic clearing.
#1 : 1
Enables automatic clearing.
End of enumeration elements list.
Reserved : These bits are read as 00. The write value should be 00.
bits : 6 - 6 (1 bit)
access : read-write
DIAGVAL : Self-Diagnosis Conversion Voltage Select
bits : 8 - 8 (1 bit)
access : read-write
Enumeration:
#00 : 00
When the self-diagnosis fixation mode is selected, it set prohibits it.
#01 : 01
The self-diagnosis by using the voltage of 0V.
#10 : 10
The self-diagnosis by using the voltage of reference supply x 1/2.
#11 : 11
The self-diagnosis by using the voltage of the reference supply.
End of enumeration elements list.
DIAGLD : Self-Diagnosis Mode Select
bits : 10 - 9 (0 bit)
access : read-write
Enumeration:
#0 : 0
Rotation mode for self-diagnosis voltage
#1 : 1
Fixed mode for self-diagnosis voltage
End of enumeration elements list.
DIAGM : Self-Diagnosis Enable
bits : 11 - 10 (0 bit)
access : read-write
Enumeration:
#0 : 0
Disables self-diagnosis of A/D converter.
#1 : 1
Enables self-diagnosis of A/D converter.
End of enumeration elements list.
Reserved : These bits are read as 000. The write value should be 000.
bits : 12 - 13 (2 bit)
access : read-write
ADRFMT : A/D Data Register Format Select
bits : 15 - 14 (0 bit)
access : read-write
Enumeration:
#0 : 0
Flush-right is selected for the A/D data register format.
#1 : 1
Flush-left is selected for the A/D data register format.
End of enumeration elements list.
A/D Sampling State Register %s
address_offset : 0xE69 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SST : Sampling time setting
bits : 0 - 6 (7 bit)
access : read-write
A/D Sampling State Register %s
address_offset : 0xF58 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SST : Sampling time setting
bits : 0 - 6 (7 bit)
access : read-write
A/D Data Register %s
address_offset : 0xFE Bytes (0x0)
size : 16 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
ADDR : The ADDR register is a 16-bit read-only registers for storing the result of A/D conversion.
bits : 0 - 14 (15 bit)
access : read-only
Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !
This website is sponsored by Embeetle, an IDE designed from scratch for embedded software developers.