\n
address_offset : 0x0 Bytes (0x0)
size : 0x400 byte (0x0)
mem_usage : registers
protection : not protected
MCU Device ID Code Register
address_offset : 0x0 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
DEV_ID : Device Identifier
bits : 0 - 11 (12 bit)
REV_ID : Revision Identifier
bits : 16 - 31 (16 bit)
Debug MCU Configuration Register
address_offset : 0x4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
DBG_SLEEP : Debug Sleep mode
bits : 0 - 0 (1 bit)
DBG_STOP : Debug Stop Mode
bits : 1 - 1 (1 bit)
DBG_STANDBY : Debug Standby Mode
bits : 2 - 2 (1 bit)
TRACE_IOEN : Trace pin assignment control
bits : 5 - 5 (1 bit)
TRACE_MODE : Trace pin assignment control
bits : 6 - 7 (2 bit)
APB Low Freeze Register
address_offset : 0x8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
DBG_TIM2_STOP : Debug Timer 2 stopped when Core is halted
bits : 0 - 0 (1 bit)
DBG_TIM3_STOP : Debug Timer 3 stopped when Core is halted
bits : 1 - 1 (1 bit)
DBG_TIM4_STOP : Debug Timer 4 stopped when Core is halted
bits : 2 - 2 (1 bit)
DBG_TIM5_STOP : Debug Timer 5 stopped when Core is halted
bits : 3 - 3 (1 bit)
DBG_TIM6_STOP : Debug Timer 6 stopped when Core is halted
bits : 4 - 4 (1 bit)
DBG_TIM7_STOP : Debug Timer 7 stopped when Core is halted
bits : 5 - 5 (1 bit)
DBG_TIM12_STOP : Debug Timer 12 stopped when Core is halted
bits : 6 - 6 (1 bit)
DBG_TIM13_STOP : Debug Timer 13 stopped when Core is halted
bits : 7 - 7 (1 bit)
DBG_TIMER14_STOP : Debug Timer 14 stopped when Core is halted
bits : 8 - 8 (1 bit)
DBG_TIM18_STOP : Debug Timer 18 stopped when Core is halted
bits : 9 - 9 (1 bit)
DBG_RTC_STOP : Debug RTC stopped when Core is halted
bits : 10 - 10 (1 bit)
DBG_WWDG_STOP : Debug Window Wachdog stopped when Core is halted
bits : 11 - 11 (1 bit)
DBG_IWDG_STOP : Debug Independent Wachdog stopped when Core is halted
bits : 12 - 12 (1 bit)
I2C1_SMBUS_TIMEOUT : SMBUS timeout mode stopped when Core is halted
bits : 21 - 21 (1 bit)
I2C2_SMBUS_TIMEOUT : SMBUS timeout mode stopped when Core is halted
bits : 22 - 22 (1 bit)
DBG_CAN_STOP : Debug CAN stopped when core is halted
bits : 25 - 25 (1 bit)
APB High Freeze Register
address_offset : 0xC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
DBG_TIM15_STOP : Debug Timer 15 stopped when Core is halted
bits : 2 - 2 (1 bit)
DBG_TIM16_STOP : Debug Timer 16 stopped when Core is halted
bits : 3 - 3 (1 bit)
DBG_TIM17_STO : Debug Timer 17 stopped when Core is halted
bits : 4 - 4 (1 bit)
DBG_TIM19_STOP : Debug Timer 19 stopped when Core is halted
bits : 5 - 5 (1 bit)
Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !
This website is sponsored by Embeetle, an IDE designed from scratch for embedded software developers.