\n

CMU_NS

Peripheral Memory Blocks

address_offset : 0x0 Bytes (0x0)
size : 0x1000 byte (0x0)
mem_usage : registers
protection : not protected

Registers

IPVERSION

LOCK

DPLLREFCLKCTRL

EM01GRPACLKCTRL

EM01GRPBCLKCTRL

WDOGLOCK

EM23GRPACLKCTRL

EM4GRPACLKCTRL

IADCCLKCTRL

IF

WDOG0CLKCTRL

EUART0CLKCTRL

IEN

RTCCCLKCTRL

PRORTCCLKCTRL

CRYPTOACCCLKCTRL

RADIOCLKCTRL

CALCMD

CALCTRL

CALCNT

CLKEN0

CLKEN1

SYSCLKCTRL

STATUS

TRACECLKCTRL

EXPORTCLKCTRL


IPVERSION

No Description
address_offset : 0x0 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

IPVERSION IPVERSION read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 IPVERSION

IPVERSION : IP Version ID
bits : 0 - 31 (32 bit)
access : read-only


LOCK

No Description
address_offset : 0x10 Bytes (0x0)
size : -1 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

LOCK LOCK write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 LOCKKEY

LOCKKEY : Configuration Lock Key
bits : 0 - 15 (16 bit)
access : write-only

Enumeration:

37879 : UNLOCK

Write this value to unlock

End of enumeration elements list.


DPLLREFCLKCTRL

No Description
address_offset : 0x100 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

DPLLREFCLKCTRL DPLLREFCLKCTRL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CLKSEL

CLKSEL : Clock Select
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

0 : DISABLED

DPLLREFCLK is not clocked

1 : HFXO

HFXO is clocking DPLLREFCLK

2 : LFXO

LFXO is clocking DPLLREFCLK

3 : CLKIN0

CLKIN0 is clocking DPLLREFCLK

End of enumeration elements list.


EM01GRPACLKCTRL

No Description
address_offset : 0x120 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

EM01GRPACLKCTRL EM01GRPACLKCTRL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CLKSEL

CLKSEL : Clock Select
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

1 : HFRCODPLL

HFRCODPLL is clocking EM01GRPACLK

2 : HFXO

HFXO is clocking EM01GRPACLK

3 : FSRCO

FSRCO is clocking EM01GRPACLK

End of enumeration elements list.


EM01GRPBCLKCTRL

No Description
address_offset : 0x124 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

EM01GRPBCLKCTRL EM01GRPBCLKCTRL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CLKSEL

CLKSEL : Clock Select
bits : 0 - 2 (3 bit)
access : read-write

Enumeration:

1 : HFRCODPLL

HFRCODPLL is clocking EM01GRPBCLK

2 : HFXO

HFXO is clocking EM01GRPBCLK

3 : FSRCO

FSRCO is clocking EM01GRPBCLK

4 : CLKIN0

CLKIN0 is clocking EM01GRPBCLK

5 : HFRCODPLLRT

HFRCODPLL (re-timed) is clocking EM01GRPBCLK

6 : HFXORT

HFXO (re-timed) is clocking EM01GRPBCLK

End of enumeration elements list.


WDOGLOCK

No Description
address_offset : 0x14 Bytes (0x0)
size : -1 bit
access : write-only
reset_value : 0x0
reset_Mask : 0x0

WDOGLOCK WDOGLOCK write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 LOCKKEY

LOCKKEY : Configuration Lock Key
bits : 0 - 15 (16 bit)
access : write-only

Enumeration:

37879 : UNLOCK

Write this value to unlock

End of enumeration elements list.


EM23GRPACLKCTRL

No Description
address_offset : 0x140 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

EM23GRPACLKCTRL EM23GRPACLKCTRL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CLKSEL

CLKSEL : Clock Select
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

1 : LFRCO

LFRCO is clocking EM23GRPACLK

2 : LFXO

LFXO is clocking EM23GRPACLK

3 : ULFRCO

ULFRCO is clocking EM23GRPACLK

End of enumeration elements list.


EM4GRPACLKCTRL

No Description
address_offset : 0x160 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

EM4GRPACLKCTRL EM4GRPACLKCTRL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CLKSEL

CLKSEL : Clock Select
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

1 : LFRCO

LFRCO is clocking EM4GRPACLK

2 : LFXO

LFXO is clocking EM4GRPACLK

3 : ULFRCO

ULFRCO is clocking EM4GRPACLK

End of enumeration elements list.


IADCCLKCTRL

No Description
address_offset : 0x180 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

IADCCLKCTRL IADCCLKCTRL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CLKSEL

CLKSEL : Clock Select
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

1 : EM01GRPACLK

EM01GRPACLK is clocking IADCCLK

2 : FSRCO

FSRCO is clocking IADCCLK

End of enumeration elements list.


IF

No Description
address_offset : 0x20 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

IF IF read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CALRDYIF CALRDY CALOFIF CALOF

CALRDYIF : Calibration Ready Interrupt Flag
bits : 0 - 0 (1 bit)
access : read-write

CALRDY : Calibration Ready Interrupt Flag
bits : 0 - 0 (1 bit)
access : read-write

CALOFIF : Calibration Overflow Interrupt Flag
bits : 1 - 1 (1 bit)
access : read-write

CALOF : Calibration Overflow Interrupt Flag
bits : 1 - 1 (1 bit)
access : read-write


WDOG0CLKCTRL

No Description
address_offset : 0x200 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

WDOG0CLKCTRL WDOG0CLKCTRL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CLKSEL

CLKSEL : Clock Select
bits : 0 - 2 (3 bit)
access : read-write

Enumeration:

1 : LFRCO

LFRCO is clocking WDOG0CLK

2 : LFXO

LFXO is clocking WDOG0CLK

3 : ULFRCO

ULFRCO is clocking WDOG0CLK

4 : HCLKDIV1024

HCLKDIV1024 is clocking WDOG0CLK

End of enumeration elements list.


EUART0CLKCTRL

No Description
address_offset : 0x220 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

EUART0CLKCTRL EUART0CLKCTRL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CLKSEL

CLKSEL : Clock Select
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

0 : DISABLED

UART is not clocked

1 : EM01GRPACLK

EM01GRPACLK is clocking UART

2 : EM23GRPACLK

EM23GRPACLK is clocking UART

End of enumeration elements list.


IEN

No Description
address_offset : 0x24 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

IEN IEN read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CALRDYIEN CALRDY CALOFIEN CALOF

CALRDYIEN : Calibration Ready Interrupt Enable
bits : 0 - 0 (1 bit)
access : read-write

CALRDY : Calibration Ready Interrupt Enable
bits : 0 - 0 (1 bit)
access : read-write

CALOFIEN : Calibration Overflow Interrupt Enable
bits : 1 - 1 (1 bit)
access : read-write

CALOF : Calibration Overflow Interrupt Enable
bits : 1 - 1 (1 bit)
access : read-write


RTCCCLKCTRL

No Description
address_offset : 0x240 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

RTCCCLKCTRL RTCCCLKCTRL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CLKSEL

CLKSEL : Clock Select
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

1 : LFRCO

LFRCO is clocking RTCCCLK

2 : LFXO

LFXO is clocking RTCCCLK

3 : ULFRCO

ULFRCO is clocking RTCCCLK

End of enumeration elements list.


PRORTCCLKCTRL

No Description
address_offset : 0x248 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PRORTCCLKCTRL PRORTCCLKCTRL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CLKSEL

CLKSEL : Clock Select
bits : 0 - 1 (2 bit)
access : read-write

Enumeration:

1 : LFRCO

LFRCO is clocking PRORTCCLK

2 : LFXO

LFXO is clocking PRORTCCLK

3 : ULFRCO

ULFRCO is clocking PRORTCCLK

End of enumeration elements list.


CRYPTOACCCLKCTRL

No Description
address_offset : 0x260 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CRYPTOACCCLKCTRL CRYPTOACCCLKCTRL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 PKEN AESEN

PKEN : PK Enable
bits : 0 - 0 (1 bit)
access : read-write

AESEN : AES Enable
bits : 1 - 1 (1 bit)
access : read-write


RADIOCLKCTRL

No Description
address_offset : 0x280 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

RADIOCLKCTRL RADIOCLKCTRL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 EN DBGCLK

EN : Enable
bits : 0 - 0 (1 bit)
access : read-write

DBGCLK : Enable Clock for Debugger
bits : 31 - 31 (1 bit)
access : read-write


CALCMD

No Description
address_offset : 0x50 Bytes (0x0)
access : write-only
reset_value : 0x0
reset_Mask : 0x0

CALCMD CALCMD write-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CALSTART CALSTOP

CALSTART : Calibration Start
bits : 0 - 0 (1 bit)
access : write-only

CALSTOP : Calibration Stop
bits : 1 - 1 (1 bit)
access : write-only


CALCTRL

No Description
address_offset : 0x54 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CALCTRL CALCTRL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CALTOP CONT UPSEL DOWNSEL

CALTOP : Calibration Counter Top Value
bits : 0 - 19 (20 bit)
access : read-write

CONT : Continuous Calibration
bits : 23 - 23 (1 bit)
access : read-write

UPSEL : Calibration Up-counter Select
bits : 24 - 27 (4 bit)
access : read-write

Enumeration:

0 : DISABLED

Up-counter is not clocked

1 : PRS

PRS CMU_CALUP consumer is clocking up-counter

2 : HFXO

HFXO is clocking up-counter

3 : LFXO

LFXO is clocking up-counter

4 : HFRCODPLL

HFRCODPLL is clocking up-counter

8 : FSRCO

FSRCO is clocking up-counter

9 : LFRCO

LFRCO is clocking up-counter

10 : ULFRCO

ULFRCO is clocking up-counter

End of enumeration elements list.

DOWNSEL : Calibration Down-counter Select
bits : 28 - 31 (4 bit)
access : read-write

Enumeration:

0 : DISABLED

Down-counter is not clocked

1 : HCLK

HCLK is clocking down-counter

2 : PRS

PRS CMU_CALDN consumer is clocking down-counter

3 : HFXO

HFXO is clocking down-counter

4 : LFXO

LFXO is clocking down-counter

5 : HFRCODPLL

HFRCODPLL is clocking down-counter

9 : FSRCO

FSRCO is clocking down-counter

10 : LFRCO

LFRCO is clocking down-counter

11 : ULFRCO

ULFRCO is clocking down-counter

End of enumeration elements list.


CALCNT

No Description
address_offset : 0x58 Bytes (0x0)
access : read-only
reset_value : 0x0
reset_Mask : 0x0

CALCNT CALCNT read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CALCNT

CALCNT : Calibration Result Counter Value
bits : 0 - 19 (20 bit)
access : read-only


CLKEN0

No Description
address_offset : 0x64 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CLKEN0 CLKEN0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 LDMA LDMAXBAR RADIOAES GPCRC TIMER0 TIMER1 TIMER2 TIMER3 USART0 USART1 IADC0 AMUXCP0 LETIMER0 WDOG0 I2C0 I2C1 SYSCFG DPLL0 HFRCO0 HFXO0 FSRCO LFRCO LFXO ULFRCO EUART0 PDM GPIO PRS BURAM BURTC RTCC DCDC

LDMA : Enable Bus Clock
bits : 0 - 0 (1 bit)
access : read-write

LDMAXBAR : Enable Bus Clock
bits : 1 - 1 (1 bit)
access : read-write

RADIOAES : Enable Bus Clock
bits : 2 - 2 (1 bit)
access : read-write

GPCRC : Enable Bus Clock
bits : 3 - 3 (1 bit)
access : read-write

TIMER0 : Enable Bus Clock
bits : 4 - 4 (1 bit)
access : read-write

TIMER1 : Enable Bus Clock
bits : 5 - 5 (1 bit)
access : read-write

TIMER2 : Enable Bus Clock
bits : 6 - 6 (1 bit)
access : read-write

TIMER3 : Enable Bus Clock
bits : 7 - 7 (1 bit)
access : read-write

USART0 : Enable Bus Clock
bits : 8 - 8 (1 bit)
access : read-write

USART1 : Enable Bus Clock
bits : 9 - 9 (1 bit)
access : read-write

IADC0 : Enable Bus Clock
bits : 10 - 10 (1 bit)
access : read-write

AMUXCP0 : Enable Bus Clock
bits : 11 - 11 (1 bit)
access : read-write

LETIMER0 : Enable Bus Clock
bits : 12 - 12 (1 bit)
access : read-write

WDOG0 : Enable Bus Clock
bits : 13 - 13 (1 bit)
access : read-write

I2C0 : Enable Bus Clock
bits : 14 - 14 (1 bit)
access : read-write

I2C1 : Enable Bus Clock
bits : 15 - 15 (1 bit)
access : read-write

SYSCFG : Enable Bus Clock
bits : 16 - 16 (1 bit)
access : read-write

DPLL0 : Enable Bus Clock
bits : 17 - 17 (1 bit)
access : read-write

HFRCO0 : Enable Bus Clock
bits : 18 - 18 (1 bit)
access : read-write

HFXO0 : Enable Bus Clock
bits : 19 - 19 (1 bit)
access : read-write

FSRCO : Enable Bus Clock
bits : 20 - 20 (1 bit)
access : read-write

LFRCO : Enable Bus Clock
bits : 21 - 21 (1 bit)
access : read-write

LFXO : Enable Bus Clock
bits : 22 - 22 (1 bit)
access : read-write

ULFRCO : Enable Bus Clock
bits : 23 - 23 (1 bit)
access : read-write

EUART0 : Enable Bus Clock
bits : 24 - 24 (1 bit)
access : read-write

PDM : Enable Bus Clock
bits : 25 - 25 (1 bit)
access : read-write

GPIO : Enable Bus Clock
bits : 26 - 26 (1 bit)
access : read-write

PRS : Enable Bus Clock
bits : 27 - 27 (1 bit)
access : read-write

BURAM : Enable Bus Clock
bits : 28 - 28 (1 bit)
access : read-write

BURTC : Enable Bus Clock
bits : 29 - 29 (1 bit)
access : read-write

RTCC : Enable Bus Clock
bits : 30 - 30 (1 bit)
access : read-write

DCDC : Enable Bus Clock
bits : 31 - 31 (1 bit)
access : read-write


CLKEN1

No Description
address_offset : 0x68 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

CLKEN1 CLKEN1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 AGC MODEM RFCRC FRC PROTIMER RAC SYNTH RDSCRATCHPAD RDMAILBOX0 RDMAILBOX1 PRORTC BUFC IFADCDEBUG CRYPTOACC RFSENSE SMU ICACHE0 MSC TIMER4

AGC : Enable Bus Clock
bits : 0 - 0 (1 bit)
access : read-write

MODEM : Enable Bus Clock
bits : 1 - 1 (1 bit)
access : read-write

RFCRC : Enable Bus Clock
bits : 2 - 2 (1 bit)
access : read-write

FRC : Enable Bus Clock
bits : 3 - 3 (1 bit)
access : read-write

PROTIMER : Enable Bus Clock
bits : 4 - 4 (1 bit)
access : read-write

RAC : Enable Bus Clock
bits : 5 - 5 (1 bit)
access : read-write

SYNTH : Enable Bus Clock
bits : 6 - 6 (1 bit)
access : read-write

RDSCRATCHPAD : Enable Bus Clock
bits : 7 - 7 (1 bit)
access : read-write

RDMAILBOX0 : Enable Bus Clock
bits : 8 - 8 (1 bit)
access : read-write

RDMAILBOX1 : Enable Bus Clock
bits : 9 - 9 (1 bit)
access : read-write

PRORTC : Enable Bus Clock
bits : 10 - 10 (1 bit)
access : read-write

BUFC : Enable Bus Clock
bits : 11 - 11 (1 bit)
access : read-write

IFADCDEBUG : Enable Bus Clock
bits : 12 - 12 (1 bit)
access : read-write

CRYPTOACC : Enable Bus Clock
bits : 13 - 13 (1 bit)
access : read-write

RFSENSE : Enable Bus Clock
bits : 14 - 14 (1 bit)
access : read-write

SMU : Enable Bus Clock
bits : 15 - 15 (1 bit)
access : read-write

ICACHE0 : Enable Bus Clock
bits : 16 - 16 (1 bit)
access : read-write

MSC : Enable Bus Clock
bits : 17 - 17 (1 bit)
access : read-write

TIMER4 : Enable Bus Clock
bits : 18 - 18 (1 bit)
access : read-write


SYSCLKCTRL

No Description
address_offset : 0x70 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SYSCLKCTRL SYSCLKCTRL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CLKSEL PCLKPRESC HCLKPRESC RHCLKPRESC

CLKSEL : Clock Select
bits : 0 - 2 (3 bit)
access : read-write

Enumeration:

1 : FSRCO

FSRCO is clocking SYSCLK

2 : HFRCODPLL

HFRCODPLL is clocking SYSCLK

3 : HFXO

HFXO is clocking SYSCLK

4 : CLKIN0

CLKIN0 is clocking SYSCLK

End of enumeration elements list.

PCLKPRESC : PCLK Prescaler
bits : 10 - 10 (1 bit)
access : read-write

Enumeration:

0 : DIV1

PCLK is HCLK divided by 1

1 : DIV2

PCLK is HCLK divided by 2

End of enumeration elements list.

HCLKPRESC : HCLK Prescaler
bits : 12 - 15 (4 bit)
access : read-write

Enumeration:

0 : DIV1

HCLK is SYSCLK divided by 1

1 : DIV2

HCLK is SYSCLK divided by 2

3 : DIV4

HCLK is SYSCLK divided by 4

7 : DIV8

HCLK is SYSCLK divided by 8

15 : DIV16

HCLK is SYSCLK divided by 16

End of enumeration elements list.

RHCLKPRESC : Radio HCLK Prescaler
bits : 16 - 16 (1 bit)
access : read-write

Enumeration:

0 : DIV1

Radio HCLK is SYSCLK divided by 1

1 : DIV2

Radio HCLK is SYSCLK divided by 2

End of enumeration elements list.


STATUS

No Description
address_offset : 0x8 Bytes (0x0)
access : read-only
reset_value : 0x0
reset_Mask : 0x0

STATUS STATUS read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CALRDY WDOGLOCK LOCK

CALRDY : Calibration Ready
bits : 0 - 0 (1 bit)
access : read-only

WDOGLOCK : Configuration Lock Status for WDOG
bits : 30 - 30 (1 bit)
access : read-only

Enumeration:

0 : UNLOCKED

WDOG configuration lock is unlocked

1 : LOCKED

WDOG configuration lock is locked

End of enumeration elements list.

LOCK : Configuration Lock Status
bits : 31 - 31 (1 bit)
access : read-only

Enumeration:

0 : UNLOCKED

Configuration lock is unlocked

1 : LOCKED

Configuration lock is locked

End of enumeration elements list.


TRACECLKCTRL

No Description
address_offset : 0x80 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TRACECLKCTRL TRACECLKCTRL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 PRESC

PRESC : TRACECLK Prescaler
bits : 4 - 5 (2 bit)
access : read-write

Enumeration:

0 : DIV1

TRACECLK is SYSCLK divided by 1

1 : DIV2

TRACECLK is SYSCLK divided by 2

3 : DIV4

TRACECLK is SYSCLK divided by 4

End of enumeration elements list.


EXPORTCLKCTRL

No Description
address_offset : 0x90 Bytes (0x0)
access : read-write
reset_value : 0x0
reset_Mask : 0x0

EXPORTCLKCTRL EXPORTCLKCTRL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 CLKOUTSEL0 CLKOUTSEL1 CLKOUTSEL2 PRESC

CLKOUTSEL0 : Clock Output Select 0
bits : 0 - 3 (4 bit)
access : read-write

Enumeration:

0 : DISABLED

CLKOUT0 is not clocked

1 : HCLK

HCLK is clocking CLKOUT0

2 : HFEXPCLK

HFEXPCLK is clocking CLKOUT0

3 : ULFRCO

ULFRCO is clocking CLKOUT0

4 : LFRCO

LFRCO is clocking CLKOUT0

5 : LFXO

LFXO is clocking CLKOUT0

6 : HFRCODPLL

HFRCODPLL is clocking CLKOUT0

7 : HFXO

HFXO is clocking CLKOUT0

8 : FSRCO

FSRCO is clocking CLKOUT0

End of enumeration elements list.

CLKOUTSEL1 : Clock Output Select 1
bits : 8 - 11 (4 bit)
access : read-write

Enumeration:

0 : DISABLED

CLKOUT1 is not clocked

1 : HCLK

HCLK is clocking CLKOUT1

2 : HFEXPCLK

HFEXPCLK is clocking CLKOUT1

3 : ULFRCO

ULFRCO is clocking CLKOUT1

4 : LFRCO

LFRCO is clocking CLKOUT1

5 : LFXO

LFXO is clocking CLKOUT1

6 : HFRCODPLL

HFRCODPLL is clocking CLKOUT1

7 : HFXO

HFXO is clocking CLKOUT1

8 : FSRCO

FSRCO is clocking CLKOUT1

End of enumeration elements list.

CLKOUTSEL2 : Clock Output Select 2
bits : 16 - 19 (4 bit)
access : read-write

Enumeration:

0 : DISABLED

CLKOUT2 is not clocked

1 : HCLK

HCLK is clocking CLKOUT2

2 : HFEXPCLK

HFEXPCLK is clocking CLKOUT2

3 : ULFRCO

ULFRCO is clocking CLKOUT2

4 : LFRCO

LFRCO is clocking CLKOUT2

5 : LFXO

LFXO is clocking CLKOUT2

6 : HFRCODPLL

HFRCODPLL is clocking CLKOUT2

7 : HFXO

HFXO is clocking CLKOUT2

8 : FSRCO

FSRCO is clocking CLKOUT2

End of enumeration elements list.

PRESC : EXPORTCLK Prescaler
bits : 24 - 28 (5 bit)
access : read-write



Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !

This website is sponsored by EmbeetleEmbeetle, an IDE designed from scratch for embedded software developers.