\n
address_offset : 0x0 Bytes (0x0)
size : 0x18 byte (0x0)
mem_usage : registers
protection : not protected
Protect Register
address_offset : 0x0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CGPROTECT : CGPROTECT
bits : 0 - 7 (8 bit)
access : read-write
Standby Control Register
address_offset : 0x10 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
STBY : STBY
bits : 0 - 1 (2 bit)
access : read-write
Clock supply control Register
address_offset : 0x14 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
ADCB : ADCB
bits : 0 - 0 (1 bit)
access : read-write
DMACB : DMACB
bits : 1 - 1 (1 bit)
access : read-write
UART1 : UART1
bits : 2 - 2 (1 bit)
access : read-write
SSP3 : SSP3
bits : 3 - 3 (1 bit)
access : read-write
AES : AES
bits : 4 - 4 (1 bit)
access : read-write
SHA : SHA
bits : 5 - 5 (1 bit)
access : read-write
ESG : ESG
bits : 6 - 6 (1 bit)
access : read-write
MLA : MLA
bits : 7 - 7 (1 bit)
access : read-write
TRACECLK : TRACECLK
bits : 8 - 8 (1 bit)
access : read-write
High-speed oscillation select Register
address_offset : 0x4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
OSCSEL : OSCSEL
bits : 0 - 1 (2 bit)
access : read-write
High-speed oscillation status Register
address_offset : 0x8 Bytes (0x0)
size : 32 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
OSCF : OSCF
bits : 0 - 1 (2 bit)
access : read-only
Clock Control Register
address_offset : 0xC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
GEAR : GEAR
bits : 0 - 2 (3 bit)
access : read-write
PRCK : PRCK
bits : 3 - 5 (3 bit)
access : read-write
FPSEL : FPSEL
bits : 6 - 6 (1 bit)
access : read-write
STICK : STICK
bits : 7 - 7 (1 bit)
access : read-write
Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !
This website is sponsored by Embeetle, an IDE designed from scratch for embedded software developers.