\n
address_offset : 0x0 Bytes (0x0)
size : 0x100 byte (0x0)
mem_usage : registers
protection :
PGA 0 control register
address_offset : 0x6 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PGAVG : Programmable gain amplifier amplification factor selection
bits : 0 - 2 (3 bit)
PVRVS : GND selection of feedback resistance of the programmable gain amplifier
bits : 3 - 6 (4 bit)
PGAEN : Programmable gain amplifier operation control
bits : 7 - 14 (8 bit)
PGA 1 control register
address_offset : 0x7 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PGA protect register
address_offset : 0xC Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PGA cascade enable register
address_offset : 0xD Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PGA0CASEN : PGA0 cascade connect enable
bits : 0 - 0 (1 bit)
access : read-write
Enumeration:
0 : DISABLE
PGA0 cascade connect disable
1 : ENABLE
PGA0 cascade connect enable
End of enumeration elements list.
PGA1CASEN : PGA1 cascade connect enable
bits : 1 - 2 (2 bit)
access : read-write
Enumeration:
0 : DISABLE
PGA1 cascade connect disable
1 : ENABLE
PGA1 cascade connect enable
End of enumeration elements list.
Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !
This website is sponsored by Embeetle, an IDE designed from scratch for embedded software developers.