\n

PGA

Peripheral Memory Blocks

address_offset : 0x0 Bytes (0x0)
size : 0x100 byte (0x0)
mem_usage : registers
protection :

Registers

PGA0CTL

PGA1CTL


PGA0CTL

PGA 0 control register
address_offset : 0x6 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PGA0CTL PGA0CTL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 PGAVG0 PVRVS0 PGAEN0

PGAVG0 : Programmable gain amplifier amplification factor selection
bits : 0 - 2 (3 bit)

PVRVS0 : GND selection of feedback resistance of the PGA
bits : 3 - 6 (4 bit)

PGAEN0 : Programmable gain amplifier operation control
bits : 7 - 14 (8 bit)


PGA1CTL

PGA 1 control register
address_offset : 0x7 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

PGA1CTL PGA1CTL read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 PGAVG1 PVRVS1 PGAEN1

PGAVG1 : Programmable gain amplifier amplification factor selection
bits : 0 - 2 (3 bit)

PVRVS1 : GND selection of feedback resistance of the PGA
bits : 3 - 6 (4 bit)

PGAEN1 : Programmable gain amplifier operation control
bits : 7 - 14 (8 bit)



Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !

This website is sponsored by EmbeetleEmbeetle, an IDE designed from scratch for embedded software developers.