\n

IICA

Peripheral Memory Blocks

address_offset : 0x0 Bytes (0x0)
size : 0x200 byte (0x0)
mem_usage : registers
protection :

Registers

IICCTL00

IICCTL01

IICA0

IICS0

IICF0

IICWL0

IICWH0

SVA0


IICCTL00

IICA control register 0
address_offset : 0x0 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

IICCTL00 IICCTL00 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SPT0 STT0 ACKE0 WTIM0 SPIE0 WREL0 LREL0 IICE0

SPT0 : Stop condition trigger
bits : 0 - 0 (1 bit)

STT0 : Start condition trigger
bits : 1 - 2 (2 bit)

ACKE0 : Acknowledgment control
bits : 2 - 4 (3 bit)

WTIM0 : Control of wait and interrupt request generation
bits : 3 - 6 (4 bit)

SPIE0 : Enable interrupt request when stop condition is detected
bits : 4 - 8 (5 bit)

WREL0 : Wait cancellation
bits : 5 - 10 (6 bit)

LREL0 : Exit from communications
bits : 6 - 12 (7 bit)

IICE0 : I2C operation enable
bits : 7 - 14 (8 bit)


IICCTL01

IICA control register 0
address_offset : 0x1 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

IICCTL01 IICCTL01 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 PRS0 DFC0 SMC0 DAD0 CLD0 WUP0

PRS0 : Operation clock (fMCK) contro
bits : 0 - 0 (1 bit)
access : read-write

DFC0 : Digital filter operation control
bits : 2 - 4 (3 bit)
access : read-write

SMC0 : Operation mode switching
bits : 3 - 6 (4 bit)
access : read-write

DAD0 : Detection of SDAAn pin level
bits : 4 - 8 (5 bit)
access : read-only

CLD0 : Detection of SCLAn pin level
bits : 5 - 10 (6 bit)
access : read-only

WUP0 : Control of address match wakeup
bits : 7 - 14 (8 bit)
access : read-write


IICA0

IICA shift register 0
address_offset : 0x120 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

IICA0 IICA0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

IICS0

IICA status register 0
address_offset : 0x121 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

IICS0 IICS0 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 SPD0 STD0 ACKD0 TRC0 COI0 EXC0 ALD0 MSTS0

SPD0 : Detection of stop condition
bits : 0 - 0 (1 bit)

STD0 : Detection of start condition
bits : 1 - 2 (2 bit)

ACKD0 : Detection of acknowledge (ACK)
bits : 2 - 4 (3 bit)

TRC0 : Detection of transmit/receive status
bits : 3 - 6 (4 bit)

COI0 : Detection of matching addresses
bits : 4 - 8 (5 bit)

EXC0 : Detection of extension code reception
bits : 5 - 10 (6 bit)

ALD0 : Detection of arbitration loss
bits : 6 - 12 (7 bit)

MSTS0 : Master status check flag
bits : 7 - 14 (8 bit)


IICF0

IICA flag register 0
address_offset : 0x122 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

IICF0 IICF0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 IICRSV0 STCEN0 IICBSY0 STCF0

IICRSV0 : Communication reservation function disable bit
bits : 0 - 0 (1 bit)
access : read-write

STCEN0 : Initial start enable trigger
bits : 1 - 2 (2 bit)
access : read-write

IICBSY0 : I2C bus status flag
bits : 6 - 12 (7 bit)
access : read-only

STCF0 : STT clear flag
bits : 7 - 14 (8 bit)
access : read-only


IICWL0

IICA low-level width setting register 0
address_offset : 0x2 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

IICWL0 IICWL0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

IICWH0

IICA high-level width setting register 0
address_offset : 0x3 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

IICWH0 IICWH0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

SVA0

Slave address register 0
address_offset : 0x4 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

SVA0 SVA0 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0


Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !

This website is sponsored by EmbeetleEmbeetle, an IDE designed from scratch for embedded software developers.