\n
address_offset : 0x0 Bytes (0x0)
size : 0x1000 byte (0x0)
mem_usage : registers
protection :
MTB Position Register
address_offset : 0x0 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
WRAP :
bits : 2 - 4 (3 bit)
POINTER :
bits : 3 - 34 (32 bit)
MTB Master Register
address_offset : 0x4 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MASK :
bits : 0 - 4 (5 bit)
TSTARTEN :
bits : 5 - 10 (6 bit)
TSTOPEN :
bits : 6 - 12 (7 bit)
SFRWPRIV :
bits : 7 - 14 (8 bit)
RAMPRIV :
bits : 8 - 16 (9 bit)
HALTREQ :
bits : 9 - 18 (10 bit)
EN :
bits : 31 - 62 (32 bit)
MTB Flow Register
address_offset : 0x8 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
AUTOSTOP :
bits : 0 - 0 (1 bit)
AUTOHALT :
bits : 1 - 2 (2 bit)
WATERMARK :
bits : 3 - 34 (32 bit)
MTB Base Register
address_offset : 0xC Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MTB Lock Access Register
address_offset : 0xFB0 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MTB Lock Status Register
address_offset : 0xFB4 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MTB Authentication Status Register
address_offset : 0xFB8 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MTB Device Architecture Register
address_offset : 0xFBC Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MTB Device Configuration Register
address_offset : 0xFC8 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
MTB Device Type Register
address_offset : 0xFCC Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
CoreSight Register
address_offset : 0xFD0 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
CoreSight Register
address_offset : 0xFD4 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
CoreSight Register
address_offset : 0xFD8 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
CoreSight Register
address_offset : 0xFDC Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
CoreSight Register
address_offset : 0xFE0 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
CoreSight Register
address_offset : 0xFE4 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
CoreSight Register
address_offset : 0xFE8 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
CoreSight Register
address_offset : 0xFEC Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
CoreSight Register
address_offset : 0xFF0 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
CoreSight Register
address_offset : 0xFF4 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
CoreSight Register
address_offset : 0xFF8 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
CoreSight Register
address_offset : 0xFFC Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !
This website is sponsored by Embeetle, an IDE designed from scratch for embedded software developers.