\n
address_offset : 0x0 Bytes (0x0)
size : 0xD0 byte (0x0)
mem_usage : registers
protection :
Timer mode register
address_offset : 0x0 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TBPWM : PWM mode select
bits : 0 - 0 (1 bit)
TBMDF : Phase counting mode select
bits : 1 - 2 (2 bit)
TBDFA : Digital filer function select for TBIO0 pin
bits : 2 - 4 (3 bit)
TBDFB : Digital filer function select for TBIO1 pin
bits : 3 - 6 (4 bit)
TBDFCK : Digital filter function clock select
bits : 4 - 9 (6 bit)
TBELCICE : EVENTC input capture request select
bits : 6 - 12 (7 bit)
TBSTART : Timer count start
bits : 7 - 14 (8 bit)
Timer count control register
address_offset : 0x1 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
CNTEN0 : counter enable 0
bits : 0 - 0 (1 bit)
CNTEN1 : counter enable 1
bits : 1 - 2 (2 bit)
CNTEN2 : counter enable 2
bits : 2 - 4 (3 bit)
CNTEN3 : counter enable 3
bits : 3 - 6 (4 bit)
CNTEN4 : counter enable 4
bits : 4 - 8 (5 bit)
CNTEN5 : counter enable 5
bits : 5 - 10 (6 bit)
CNTEN6 : counter enable 6
bits : 6 - 12 (7 bit)
CNTEN7 : counter enable 7
bits : 7 - 14 (8 bit)
Timer control register
address_offset : 0x2 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TBTCK : Count source select
bits : 0 - 2 (3 bit)
TBCKEG : External clock active edge select
bits : 3 - 7 (5 bit)
TBCCLR : TB register clear source select
bits : 5 - 11 (7 bit)
Timer interrupt enable register
address_offset : 0x3 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TBIMIEA : Input-capture/compare-match interrupt enable A
bits : 0 - 0 (1 bit)
TBIMIEB : Input-capture/compare-match interrupt enable B
bits : 1 - 2 (2 bit)
TBUDIE : Underflow interrupt enable
bits : 2 - 4 (3 bit)
TBOVIE : Overflow interrupt enable
bits : 3 - 6 (4 bit)
Timer status enable register
address_offset : 0x4 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TBIMFA : Input-capture/compare-match flag A
bits : 0 - 0 (1 bit)
TBIMFB : Input-capture/compare-match flag B
bits : 1 - 2 (2 bit)
TBUDF : Underflow flag
bits : 2 - 4 (3 bit)
TBOVF : Overflow flag
bits : 3 - 6 (4 bit)
TBDIRF : Count direction flag
bits : 4 - 8 (5 bit)
Timer I/O control register
address_offset : 0x5 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TBIOA : TBGRA mode select and control
bits : 0 - 2 (3 bit)
TBBUFA : TBGRC register function select
bits : 3 - 6 (4 bit)
TBIOB : TBGRB mode select and control
bits : 4 - 10 (7 bit)
TBBUFB : TBGRD register function select
bits : 7 - 14 (8 bit)
Timer counter register
address_offset : 0x6 Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Timer general register %s
address_offset : 0x8 Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Timer general register %s
address_offset : 0xA Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Timer general register %s
address_offset : 0xC Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Timer general register %s
address_offset : 0xE Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !
This website is sponsored by Embeetle, an IDE designed from scratch for embedded software developers.