\n
address_offset : 0x0 Bytes (0x0)
size : 0x200 byte (0x0)
mem_usage : registers
protection :
Timer count register 0%s
address_offset : 0x0 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
Timer mode register mn
address_offset : 0x10 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MD : Operation mode of channel n
bits : 0 - 3 (4 bit)
access : read-write
CIS : Selection of TImn pin input valid edge
bits : 6 - 13 (8 bit)
access : read-write
STS : Setting of start trigger or capture trigger of channel n
bits : 8 - 18 (11 bit)
access : read-write
CCS : Selection of count clock (fTCLK) of channel n
bits : 12 - 24 (13 bit)
access : read-write
CKS : Selection of operation clock (fMCK) of channel n
bits : 14 - 29 (16 bit)
access : read-write
Timer mode register mn
address_offset : 0x12 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MD : Operation mode of channel n
bits : 0 - 3 (4 bit)
access : read-write
CIS : Selection of TImn pin input valid edge
bits : 6 - 13 (8 bit)
access : read-write
STS : Setting of start trigger or capture trigger of channel n
bits : 8 - 18 (11 bit)
access : read-write
SPLIT : Selection of 8 or 16-bit timer operation for channels 1 and 3
bits : 11 - 22 (12 bit)
access : read-write
CCS : Selection of count clock (fTCLK) of channel n
bits : 12 - 24 (13 bit)
access : read-write
CKS : Selection of operation clock (fMCK) of channel n
bits : 14 - 29 (16 bit)
access : read-write
Timer mode register mn
address_offset : 0x14 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MD : Operation mode of channel n
bits : 0 - 3 (4 bit)
access : read-write
CIS : Selection of TImn pin input valid edge
bits : 6 - 13 (8 bit)
access : read-write
STS : Setting of start trigger or capture trigger of channel n
bits : 8 - 18 (11 bit)
access : read-write
MASTER : Selection between using channel n independently or simultaneously with another channel (as a slave or master)
bits : 11 - 22 (12 bit)
access : read-write
CCS : Selection of count clock (fTCLK) of channel n
bits : 12 - 24 (13 bit)
access : read-write
CKS : Selection of operation clock (fMCK) of channel n
bits : 14 - 29 (16 bit)
access : read-write
Timer mode register mn
address_offset : 0x16 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MD : Operation mode of channel n
bits : 0 - 3 (4 bit)
access : read-write
CIS : Selection of TImn pin input valid edge
bits : 6 - 13 (8 bit)
access : read-write
STS : Setting of start trigger or capture trigger of channel n
bits : 8 - 18 (11 bit)
access : read-write
SPLIT : Selection of 8 or 16-bit timer operation for channels 1 and 3
bits : 11 - 22 (12 bit)
access : read-write
CCS : Selection of count clock (fTCLK) of channel n
bits : 12 - 24 (13 bit)
access : read-write
CKS : Selection of operation clock (fMCK) of channel n
bits : 14 - 29 (16 bit)
access : read-write
Timer data register 0%s
address_offset : 0x198 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Timer data register 0%s
address_offset : 0x19A Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Timer data lower register 01
address_offset : 0x19A Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
alternate_register : TDR01
reset_Mask : 0x0
Timer data higher register 01
address_offset : 0x19B Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
alternate_register : TDR01
reset_Mask : 0x0
Timer data register 0%s
address_offset : 0x1E4 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Timer data register 0%s
address_offset : 0x1E6 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Timer data lower register 03
address_offset : 0x1E6 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
alternate_register : TDR03
reset_Mask : 0x0
Timer data higher register 03
address_offset : 0x1E7 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
alternate_register : TDR03
reset_Mask : 0x0
Timer count register 0%s
address_offset : 0x2 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
Timer status register mn
address_offset : 0x20 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
OVF : Counter overflow status of channel n
bits : 0 - 0 (1 bit)
Timer status register mn
address_offset : 0x22 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Timer status register mn
address_offset : 0x24 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Timer status register mn
address_offset : 0x26 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Timer channel enable status register m
address_offset : 0x30 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
TE00 : Indication of operation enable/stop status of channel 0
bits : 0 - 0 (1 bit)
TE01 : Indication of operation enable/stop status of channel 1
bits : 1 - 2 (2 bit)
TE02 : Indication of operation enable/stop status of channel 2
bits : 2 - 4 (3 bit)
TE03 : Indication of operation enable/stop status of channel 3
bits : 3 - 6 (4 bit)
TEH01 : Indication of whether operation of the higher 8-bit timer is enabled or stopped when channel 1 is in the 8-bit timer mode
bits : 9 - 18 (10 bit)
TEH03 : Indication of whether operation of the higher 8-bit timer is enabled or stopped when channel 3 is in the 8-bit timer mode
bits : 11 - 22 (12 bit)
Timer channel start register 0
address_offset : 0x32 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TS00 : Operation enable (start) trigger of channel 0
bits : 0 - 0 (1 bit)
TS01 : Operation enable (start) trigger of channel 1
bits : 1 - 2 (2 bit)
TS02 : Operation enable (start) trigger of channel 2
bits : 2 - 4 (3 bit)
TS03 : Operation enable (start) trigger of channel 3
bits : 3 - 6 (4 bit)
TSH01 : Trigger to enable operation (start operation) of the higher 8-bit timer when channel 1 is in the 8-bit timer mode
bits : 9 - 18 (10 bit)
TSH03 : Trigger to enable operation (start operation) of the higher 8-bit timer when channel 3 is in the 8-bit timer mode
bits : 11 - 22 (12 bit)
Timer channel stop register 0
address_offset : 0x34 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TT00 : Operation stop trigger of channel 0
bits : 0 - 0 (1 bit)
TT01 : Operation stop trigger of channel 1
bits : 1 - 2 (2 bit)
TT02 : Operation stop trigger of channel 2
bits : 2 - 4 (3 bit)
TT03 : Operation stop trigger of channel 3
bits : 3 - 6 (4 bit)
TTH01 : Trigger to stop operation of the higher 8-bit timer when channel 1 is in the 8-bit timer mode
bits : 9 - 18 (10 bit)
TTH03 : Trigger to stop operation of the higher 8-bit timer when channel 3 is in the 8-bit timer mode
bits : 11 - 22 (12 bit)
Timer clock select register 0
address_offset : 0x36 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRS00 : Prescaler 0
bits : 0 - 3 (4 bit)
PRS01 : Prescaler 1
bits : 4 - 11 (8 bit)
PRS02 : Prescaler 2
bits : 8 - 17 (10 bit)
PRS03 : Prescaler 3
bits : 12 - 25 (14 bit)
Timer output register 0
address_offset : 0x38 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TO00 : Timer output of channel 0
bits : 0 - 0 (1 bit)
TO01 : Timer output of channel 1
bits : 1 - 2 (2 bit)
TO02 : Timer output of channel 2
bits : 2 - 4 (3 bit)
TO03 : Timer output of channel 3
bits : 3 - 6 (4 bit)
Timer output enable register 0
address_offset : 0x3A Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TOE00 : Timer output enable of channel 0
bits : 0 - 0 (1 bit)
TOE01 : Timer output enable of channel 1
bits : 1 - 2 (2 bit)
TOE02 : Timer output enable of channel 2
bits : 2 - 4 (3 bit)
TOE03 : Timer output enable of channel 3
bits : 3 - 6 (4 bit)
Timer output level register 0
address_offset : 0x3C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TOL01 : Control of timer output level of channel 1
bits : 1 - 2 (2 bit)
TOL02 : Control of timer output level of channel 2
bits : 2 - 4 (3 bit)
TOL03 : Control of timer output level of channel 3
bits : 3 - 6 (4 bit)
Timer output mode register 0
address_offset : 0x3E Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TOM01 : Control of timer output mode of channel 1
bits : 1 - 2 (2 bit)
TOM02 : Control of timer output mode of channel 2
bits : 2 - 4 (3 bit)
TOM03 : Control of timer output mode of channel 3
bits : 3 - 6 (4 bit)
Timer count register 0%s
address_offset : 0x4 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
Timer count register 0%s
address_offset : 0x6 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !
This website is sponsored by Embeetle, an IDE designed from scratch for embedded software developers.