\n

TM8

Peripheral Memory Blocks

address_offset : 0x0 Bytes (0x0)
size : 0x200 byte (0x0)
mem_usage : registers
protection :

Registers

TCR10

TMR10

TMR11

TMR12

TMR13

TMR14

TDR10

TDR11

TDR11L

TDR11H

TMR15

TMR16

TMR17

TDR12

TDR13

TDR13L

TDR13H

TDR14

TDR15

TDR16

TDR17

TCR11

TSR10

TSR11

TSR12

TSR13

TSR14

TSR15

TSR16

TSR17

TE1

TS1

TT1

TPS1

TO1

TOE1

TOL1

TOM1

TCR12

TCR13

TCR14

TCR15

TCR16

TCR17


TCR10

Timer count register 0%s
address_offset : 0x0 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

TCR10 TCR10 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

TMR10

Timer mode register mn
address_offset : 0x10 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TMR10 TMR10 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 MD CIS STS CCS CKS

MD : Operation mode of channel n
bits : 0 - 3 (4 bit)
access : read-write

CIS : Selection of TImn pin input valid edge
bits : 6 - 13 (8 bit)
access : read-write

STS : Setting of start trigger or capture trigger of channel n
bits : 8 - 18 (11 bit)
access : read-write

CCS : Selection of count clock (fTCLK) of channel n
bits : 12 - 24 (13 bit)
access : read-write

CKS : Selection of operation clock (fMCK) of channel n
bits : 14 - 29 (16 bit)
access : read-write


TMR11

Timer mode register mn
address_offset : 0x12 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TMR11 TMR11 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 MD CIS STS SPLIT CCS CKS

MD : Operation mode of channel n
bits : 0 - 3 (4 bit)
access : read-write

CIS : Selection of TImn pin input valid edge
bits : 6 - 13 (8 bit)
access : read-write

STS : Setting of start trigger or capture trigger of channel n
bits : 8 - 18 (11 bit)
access : read-write

SPLIT : Selection of 8 or 16-bit timer operation for channels 1 and 3
bits : 11 - 22 (12 bit)
access : read-write

CCS : Selection of count clock (fTCLK) of channel n
bits : 12 - 24 (13 bit)
access : read-write

CKS : Selection of operation clock (fMCK) of channel n
bits : 14 - 29 (16 bit)
access : read-write


TMR12

Timer mode register mn
address_offset : 0x14 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TMR12 TMR12 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 MD CIS STS MASTER CCS CKS

MD : Operation mode of channel n
bits : 0 - 3 (4 bit)
access : read-write

CIS : Selection of TImn pin input valid edge
bits : 6 - 13 (8 bit)
access : read-write

STS : Setting of start trigger or capture trigger of channel n
bits : 8 - 18 (11 bit)
access : read-write

MASTER : Selection between using channel n independently or simultaneously with another channel (as a slave or master)
bits : 11 - 22 (12 bit)
access : read-write

CCS : Selection of count clock (fTCLK) of channel n
bits : 12 - 24 (13 bit)
access : read-write

CKS : Selection of operation clock (fMCK) of channel n
bits : 14 - 29 (16 bit)
access : read-write


TMR13

Timer mode register mn
address_offset : 0x16 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TMR13 TMR13 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 MD CIS STS SPLIT CCS CKS

MD : Operation mode of channel n
bits : 0 - 3 (4 bit)
access : read-write

CIS : Selection of TImn pin input valid edge
bits : 6 - 13 (8 bit)
access : read-write

STS : Setting of start trigger or capture trigger of channel n
bits : 8 - 18 (11 bit)
access : read-write

SPLIT : Selection of 8 or 16-bit timer operation for channels 1 and 3
bits : 11 - 22 (12 bit)
access : read-write

CCS : Selection of count clock (fTCLK) of channel n
bits : 12 - 24 (13 bit)
access : read-write

CKS : Selection of operation clock (fMCK) of channel n
bits : 14 - 29 (16 bit)
access : read-write


TMR14

Timer mode register mn
address_offset : 0x18 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TMR14 TMR14 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 MD CIS STS MASTER CCS CKS

MD : Operation mode of channel n
bits : 0 - 3 (4 bit)
access : read-write

CIS : Selection of TImn pin input valid edge
bits : 6 - 13 (8 bit)
access : read-write

STS : Setting of start trigger or capture trigger of channel n
bits : 8 - 18 (11 bit)
access : read-write

MASTER : Selection between using channel n independently or simultaneously with another channel (as a slave or master)
bits : 11 - 22 (12 bit)
access : read-write

CCS : Selection of count clock (fTCLK) of channel n
bits : 12 - 24 (13 bit)
access : read-write

CKS : Selection of operation clock (fMCK) of channel n
bits : 14 - 29 (16 bit)
access : read-write


TDR10

Timer data register 00
address_offset : 0x198 Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TDR10 TDR10 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

TDR11

Timer data register 01
address_offset : 0x19A Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TDR11 TDR11 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

TDR11L

Timer data lower register 11
address_offset : 0x19A Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
alternate_register : TDR11
reset_Mask : 0x0

TDR11L TDR11L read-write 0 1 2 3 4 5 6 7 Resets to 0 0 0 0 0 0 0 0

TDR11H

Timer data higher register 11
address_offset : 0x19B Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
alternate_register : TDR11
reset_Mask : 0x0

TDR11H TDR11H read-write 0 1 2 3 4 5 6 7 Resets to 0 0 0 0 0 0 0 0

TMR15

Timer mode register mn
address_offset : 0x1A Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TMR15 TMR15 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 MD CIS STS CCS CKS

MD : Operation mode of channel n
bits : 0 - 3 (4 bit)
access : read-write

CIS : Selection of TImn pin input valid edge
bits : 6 - 13 (8 bit)
access : read-write

STS : Setting of start trigger or capture trigger of channel n
bits : 8 - 18 (11 bit)
access : read-write

CCS : Selection of count clock (fTCLK) of channel n
bits : 12 - 24 (13 bit)
access : read-write

CKS : Selection of operation clock (fMCK) of channel n
bits : 14 - 29 (16 bit)
access : read-write


TMR16

Timer mode register mn
address_offset : 0x1C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TMR16 TMR16 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 MD CIS STS MASTER CCS CKS

MD : Operation mode of channel n
bits : 0 - 3 (4 bit)
access : read-write

CIS : Selection of TImn pin input valid edge
bits : 6 - 13 (8 bit)
access : read-write

STS : Setting of start trigger or capture trigger of channel n
bits : 8 - 18 (11 bit)
access : read-write

MASTER : Selection between using channel n independently or simultaneously with another channel (as a slave or master)
bits : 11 - 22 (12 bit)
access : read-write

CCS : Selection of count clock (fTCLK) of channel n
bits : 12 - 24 (13 bit)
access : read-write

CKS : Selection of operation clock (fMCK) of channel n
bits : 14 - 29 (16 bit)
access : read-write


TMR17

Timer mode register mn
address_offset : 0x1E Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TMR17 TMR17 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 MD CIS STS CCS CKS

MD : Operation mode of channel n
bits : 0 - 3 (4 bit)
access : read-write

CIS : Selection of TImn pin input valid edge
bits : 6 - 13 (8 bit)
access : read-write

STS : Setting of start trigger or capture trigger of channel n
bits : 8 - 18 (11 bit)
access : read-write

CCS : Selection of count clock (fTCLK) of channel n
bits : 12 - 24 (13 bit)
access : read-write

CKS : Selection of operation clock (fMCK) of channel n
bits : 14 - 29 (16 bit)
access : read-write


TDR12

Timer data register 02
address_offset : 0x1E4 Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TDR12 TDR12 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

TDR13

Timer data register 03
address_offset : 0x1E6 Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TDR13 TDR13 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

TDR13L

Timer data lower register 13
address_offset : 0x1E6 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
alternate_register : TDR13
reset_Mask : 0x0

TDR13L TDR13L read-write 0 1 2 3 4 5 6 7 Resets to 0 0 0 0 0 0 0 0

TDR13H

Timer data higher register 13
address_offset : 0x1E7 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
alternate_register : TDR13
reset_Mask : 0x0

TDR13H TDR13H read-write 0 1 2 3 4 5 6 7 Resets to 0 0 0 0 0 0 0 0

TDR14

Timer data register 04
address_offset : 0x1E8 Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TDR14 TDR14 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

TDR15

Timer data register 05
address_offset : 0x1EA Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TDR15 TDR15 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

TDR16

Timer data register 06
address_offset : 0x1EC Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TDR16 TDR16 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

TDR17

Timer data register 07
address_offset : 0x1EE Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TDR17 TDR17 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

TCR11

Timer count register 0%s
address_offset : 0x2 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

TCR11 TCR11 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

TSR10

Timer status register mn
address_offset : 0x20 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

TSR10 TSR10 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 OVF

OVF : Counter overflow status of channel n
bits : 0 - 0 (1 bit)


TSR11

Timer status register mn
address_offset : 0x22 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TSR11 TSR11 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

TSR12

Timer status register mn
address_offset : 0x24 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TSR12 TSR12 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

TSR13

Timer status register mn
address_offset : 0x26 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TSR13 TSR13 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

TSR14

Timer status register mn
address_offset : 0x28 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TSR14 TSR14 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

TSR15

Timer status register mn
address_offset : 0x2A Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TSR15 TSR15 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

TSR16

Timer status register mn
address_offset : 0x2C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TSR16 TSR16 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

TSR17

Timer status register mn
address_offset : 0x2E Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TSR17 TSR17 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

TE1

Timer channel enable status register m
address_offset : 0x30 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

TE1 TE1 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TE10 TE11 TE12 TE13 TE14 TE15 TE16 TE17

TE10 : Indication of operation enable/stop status of channel 0
bits : 0 - 0 (1 bit)

TE11 : Indication of operation enable/stop status of channel 1
bits : 1 - 2 (2 bit)

TE12 : Indication of operation enable/stop status of channel 2
bits : 2 - 4 (3 bit)

TE13 : Indication of operation enable/stop status of channel 3
bits : 3 - 6 (4 bit)

TE14 : Indication of operation enable/stop status of channel 4
bits : 4 - 8 (5 bit)

TE15 : Indication of operation enable/stop status of channel 5
bits : 5 - 10 (6 bit)

TE16 : Indication of operation enable/stop status of channel 6
bits : 6 - 12 (7 bit)

TE17 : Indication of operation enable/stop status of channel 7
bits : 7 - 14 (8 bit)


TS1

Timer channel start register 0
address_offset : 0x32 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TS1 TS1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TS10 TS11 TS12 TS13 TS14 TS15 TS16 TS17

TS10 : Operation enable (start) trigger of channel 0
bits : 0 - 0 (1 bit)

TS11 : Operation enable (start) trigger of channel 1
bits : 1 - 2 (2 bit)

TS12 : Operation enable (start) trigger of channel 2
bits : 2 - 4 (3 bit)

TS13 : Operation enable (start) trigger of channel 3
bits : 3 - 6 (4 bit)

TS14 : Operation enable (start) trigger of channel 4
bits : 4 - 8 (5 bit)

TS15 : Operation enable (start) trigger of channel 5
bits : 5 - 10 (6 bit)

TS16 : Operation enable (start) trigger of channel 6
bits : 6 - 12 (7 bit)

TS17 : Operation enable (start) trigger of channel 7
bits : 7 - 14 (8 bit)


TT1

Timer channel stop register 0
address_offset : 0x34 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TT1 TT1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TT10 TT11 TT12 TT13 TT14 TT15 TT16 TT17

TT10 : Operation stop trigger of channel 0
bits : 0 - 0 (1 bit)

TT11 : Operation stop trigger of channel 1
bits : 1 - 2 (2 bit)

TT12 : Operation stop trigger of channel 2
bits : 2 - 4 (3 bit)

TT13 : Operation stop trigger of channel 3
bits : 3 - 6 (4 bit)

TT14 : Operation stop trigger of channel 4
bits : 4 - 8 (5 bit)

TT15 : Operation stop trigger of channel 5
bits : 5 - 10 (6 bit)

TT16 : Operation stop trigger of channel 6
bits : 6 - 12 (7 bit)

TT17 : Operation stop trigger of channel 7
bits : 7 - 14 (8 bit)


TPS1

Timer clock select register 0
address_offset : 0x36 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TPS1 TPS1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 PRS10 PRS11 PRS12 PRS13

PRS10 : Prescaler 0
bits : 0 - 3 (4 bit)

PRS11 : Prescaler 1
bits : 4 - 11 (8 bit)

PRS12 : Prescaler 2
bits : 8 - 17 (10 bit)

PRS13 : Prescaler 3
bits : 12 - 25 (14 bit)


TO1

Timer output register 0
address_offset : 0x38 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TO1 TO1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TO10 TO11 TO12 TO13 TO14 TO15 TO16 TO17

TO10 : Timer output of channel 0
bits : 0 - 0 (1 bit)

TO11 : Timer output of channel 1
bits : 1 - 2 (2 bit)

TO12 : Timer output of channel 2
bits : 2 - 4 (3 bit)

TO13 : Timer output of channel 3
bits : 3 - 6 (4 bit)

TO14 : Timer output of channel 4
bits : 4 - 8 (5 bit)

TO15 : Timer output of channel 5
bits : 5 - 10 (6 bit)

TO16 : Timer output of channel 6
bits : 6 - 12 (7 bit)

TO17 : Timer output of channel 7
bits : 7 - 14 (8 bit)


TOE1

Timer output enable register 0
address_offset : 0x3A Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TOE1 TOE1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TOE10 TOE11 TOE12 TOE13 TOE14 TOE15 TOE16 TOE17

TOE10 : Timer output enable of channel 0
bits : 0 - 0 (1 bit)

TOE11 : Timer output enable of channel 1
bits : 1 - 2 (2 bit)

TOE12 : Timer output enable of channel 2
bits : 2 - 4 (3 bit)

TOE13 : Timer output enable of channel 3
bits : 3 - 6 (4 bit)

TOE14 : Timer output enable of channel 4
bits : 4 - 8 (5 bit)

TOE15 : Timer output enable of channel 5
bits : 5 - 10 (6 bit)

TOE16 : Timer output enable of channel 6
bits : 6 - 12 (7 bit)

TOE17 : Timer output enable of channel 7
bits : 7 - 14 (8 bit)


TOL1

Timer output level register 0
address_offset : 0x3C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TOL1 TOL1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TOL11 TOL12 TOL13 TOL14 TOL15 TOL16 TOL17

TOL11 : Control of timer output level of channel 1
bits : 1 - 2 (2 bit)

TOL12 : Control of timer output level of channel 2
bits : 2 - 4 (3 bit)

TOL13 : Control of timer output level of channel 3
bits : 3 - 6 (4 bit)

TOL14 : Control of timer output level of channel 4
bits : 4 - 8 (5 bit)

TOL15 : Control of timer output level of channel 5
bits : 5 - 10 (6 bit)

TOL16 : Control of timer output level of channel 6
bits : 6 - 12 (7 bit)

TOL17 : Control of timer output level of channel 7
bits : 7 - 14 (8 bit)


TOM1

Timer output mode register 0
address_offset : 0x3E Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0

TOM1 TOM1 read-write 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 TOM11 TOM12 TOM13 TOM14 TOM15 TOM16 TOM17

TOM11 : Control of timer output mode of channel 1
bits : 1 - 2 (2 bit)

TOM12 : Control of timer output mode of channel 2
bits : 2 - 4 (3 bit)

TOM13 : Control of timer output mode of channel 3
bits : 3 - 6 (4 bit)

TOM14 : Control of timer output mode of channel 4
bits : 4 - 8 (5 bit)

TOM15 : Control of timer output mode of channel 5
bits : 5 - 10 (6 bit)

TOM16 : Control of timer output mode of channel 6
bits : 6 - 12 (7 bit)

TOM17 : Control of timer output mode of channel 7
bits : 7 - 14 (8 bit)


TCR12

Timer count register 0%s
address_offset : 0x4 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

TCR12 TCR12 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

TCR13

Timer count register 0%s
address_offset : 0x6 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

TCR13 TCR13 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

TCR14

Timer count register 0%s
address_offset : 0x8 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

TCR14 TCR14 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

TCR15

Timer count register 0%s
address_offset : 0xA Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

TCR15 TCR15 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

TCR16

Timer count register 0%s
address_offset : 0xC Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

TCR16 TCR16 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

TCR17

Timer count register 0%s
address_offset : 0xE Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0

TCR17 TCR17 read-only 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 Resets to Resets to 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0


Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !

This website is sponsored by EmbeetleEmbeetle, an IDE designed from scratch for embedded software developers.