\n
address_offset : 0x0 Bytes (0x0)
size : 0x200 byte (0x0)
mem_usage : registers
protection :
Timer count register 0%s
address_offset : 0x0 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
Timer mode register mn
address_offset : 0x10 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MD : Operation mode of channel n
bits : 0 - 3 (4 bit)
access : read-write
CIS : Selection of TImn pin input valid edge
bits : 6 - 13 (8 bit)
access : read-write
STS : Setting of start trigger or capture trigger of channel n
bits : 8 - 18 (11 bit)
access : read-write
CCS : Selection of count clock (fTCLK) of channel n
bits : 12 - 24 (13 bit)
access : read-write
CKS : Selection of operation clock (fMCK) of channel n
bits : 14 - 29 (16 bit)
access : read-write
Timer mode register mn
address_offset : 0x12 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MD : Operation mode of channel n
bits : 0 - 3 (4 bit)
access : read-write
CIS : Selection of TImn pin input valid edge
bits : 6 - 13 (8 bit)
access : read-write
STS : Setting of start trigger or capture trigger of channel n
bits : 8 - 18 (11 bit)
access : read-write
SPLIT : Selection of 8 or 16-bit timer operation for channels 1 and 3
bits : 11 - 22 (12 bit)
access : read-write
CCS : Selection of count clock (fTCLK) of channel n
bits : 12 - 24 (13 bit)
access : read-write
CKS : Selection of operation clock (fMCK) of channel n
bits : 14 - 29 (16 bit)
access : read-write
Timer mode register mn
address_offset : 0x14 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MD : Operation mode of channel n
bits : 0 - 3 (4 bit)
access : read-write
CIS : Selection of TImn pin input valid edge
bits : 6 - 13 (8 bit)
access : read-write
STS : Setting of start trigger or capture trigger of channel n
bits : 8 - 18 (11 bit)
access : read-write
MASTER : Selection between using channel n independently or simultaneously with another channel (as a slave or master)
bits : 11 - 22 (12 bit)
access : read-write
CCS : Selection of count clock (fTCLK) of channel n
bits : 12 - 24 (13 bit)
access : read-write
CKS : Selection of operation clock (fMCK) of channel n
bits : 14 - 29 (16 bit)
access : read-write
Timer mode register mn
address_offset : 0x16 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MD : Operation mode of channel n
bits : 0 - 3 (4 bit)
access : read-write
CIS : Selection of TImn pin input valid edge
bits : 6 - 13 (8 bit)
access : read-write
STS : Setting of start trigger or capture trigger of channel n
bits : 8 - 18 (11 bit)
access : read-write
SPLIT : Selection of 8 or 16-bit timer operation for channels 1 and 3
bits : 11 - 22 (12 bit)
access : read-write
CCS : Selection of count clock (fTCLK) of channel n
bits : 12 - 24 (13 bit)
access : read-write
CKS : Selection of operation clock (fMCK) of channel n
bits : 14 - 29 (16 bit)
access : read-write
Timer mode register mn
address_offset : 0x18 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MD : Operation mode of channel n
bits : 0 - 3 (4 bit)
access : read-write
CIS : Selection of TImn pin input valid edge
bits : 6 - 13 (8 bit)
access : read-write
STS : Setting of start trigger or capture trigger of channel n
bits : 8 - 18 (11 bit)
access : read-write
MASTER : Selection between using channel n independently or simultaneously with another channel (as a slave or master)
bits : 11 - 22 (12 bit)
access : read-write
CCS : Selection of count clock (fTCLK) of channel n
bits : 12 - 24 (13 bit)
access : read-write
CKS : Selection of operation clock (fMCK) of channel n
bits : 14 - 29 (16 bit)
access : read-write
Timer data register 00
address_offset : 0x198 Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Timer data register 01
address_offset : 0x19A Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Timer data lower register 11
address_offset : 0x19A Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
alternate_register : TDR11
reset_Mask : 0x0
Timer data higher register 11
address_offset : 0x19B Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
alternate_register : TDR11
reset_Mask : 0x0
Timer mode register mn
address_offset : 0x1A Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MD : Operation mode of channel n
bits : 0 - 3 (4 bit)
access : read-write
CIS : Selection of TImn pin input valid edge
bits : 6 - 13 (8 bit)
access : read-write
STS : Setting of start trigger or capture trigger of channel n
bits : 8 - 18 (11 bit)
access : read-write
CCS : Selection of count clock (fTCLK) of channel n
bits : 12 - 24 (13 bit)
access : read-write
CKS : Selection of operation clock (fMCK) of channel n
bits : 14 - 29 (16 bit)
access : read-write
Timer mode register mn
address_offset : 0x1C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MD : Operation mode of channel n
bits : 0 - 3 (4 bit)
access : read-write
CIS : Selection of TImn pin input valid edge
bits : 6 - 13 (8 bit)
access : read-write
STS : Setting of start trigger or capture trigger of channel n
bits : 8 - 18 (11 bit)
access : read-write
MASTER : Selection between using channel n independently or simultaneously with another channel (as a slave or master)
bits : 11 - 22 (12 bit)
access : read-write
CCS : Selection of count clock (fTCLK) of channel n
bits : 12 - 24 (13 bit)
access : read-write
CKS : Selection of operation clock (fMCK) of channel n
bits : 14 - 29 (16 bit)
access : read-write
Timer mode register mn
address_offset : 0x1E Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
MD : Operation mode of channel n
bits : 0 - 3 (4 bit)
access : read-write
CIS : Selection of TImn pin input valid edge
bits : 6 - 13 (8 bit)
access : read-write
STS : Setting of start trigger or capture trigger of channel n
bits : 8 - 18 (11 bit)
access : read-write
CCS : Selection of count clock (fTCLK) of channel n
bits : 12 - 24 (13 bit)
access : read-write
CKS : Selection of operation clock (fMCK) of channel n
bits : 14 - 29 (16 bit)
access : read-write
Timer data register 02
address_offset : 0x1E4 Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Timer data register 03
address_offset : 0x1E6 Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Timer data lower register 13
address_offset : 0x1E6 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
alternate_register : TDR13
reset_Mask : 0x0
Timer data higher register 13
address_offset : 0x1E7 Bytes (0x0)
size : 8 bit
access : read-write
reset_value : 0x0
alternate_register : TDR13
reset_Mask : 0x0
Timer data register 04
address_offset : 0x1E8 Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Timer data register 05
address_offset : 0x1EA Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Timer data register 06
address_offset : 0x1EC Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Timer data register 07
address_offset : 0x1EE Bytes (0x0)
size : 16 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Timer count register 0%s
address_offset : 0x2 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
Timer status register mn
address_offset : 0x20 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
OVF : Counter overflow status of channel n
bits : 0 - 0 (1 bit)
Timer status register mn
address_offset : 0x22 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Timer status register mn
address_offset : 0x24 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Timer status register mn
address_offset : 0x26 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Timer status register mn
address_offset : 0x28 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Timer status register mn
address_offset : 0x2A Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Timer status register mn
address_offset : 0x2C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Timer status register mn
address_offset : 0x2E Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
Timer channel enable status register m
address_offset : 0x30 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
TE10 : Indication of operation enable/stop status of channel 0
bits : 0 - 0 (1 bit)
TE11 : Indication of operation enable/stop status of channel 1
bits : 1 - 2 (2 bit)
TE12 : Indication of operation enable/stop status of channel 2
bits : 2 - 4 (3 bit)
TE13 : Indication of operation enable/stop status of channel 3
bits : 3 - 6 (4 bit)
TE14 : Indication of operation enable/stop status of channel 4
bits : 4 - 8 (5 bit)
TE15 : Indication of operation enable/stop status of channel 5
bits : 5 - 10 (6 bit)
TE16 : Indication of operation enable/stop status of channel 6
bits : 6 - 12 (7 bit)
TE17 : Indication of operation enable/stop status of channel 7
bits : 7 - 14 (8 bit)
Timer channel start register 0
address_offset : 0x32 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TS10 : Operation enable (start) trigger of channel 0
bits : 0 - 0 (1 bit)
TS11 : Operation enable (start) trigger of channel 1
bits : 1 - 2 (2 bit)
TS12 : Operation enable (start) trigger of channel 2
bits : 2 - 4 (3 bit)
TS13 : Operation enable (start) trigger of channel 3
bits : 3 - 6 (4 bit)
TS14 : Operation enable (start) trigger of channel 4
bits : 4 - 8 (5 bit)
TS15 : Operation enable (start) trigger of channel 5
bits : 5 - 10 (6 bit)
TS16 : Operation enable (start) trigger of channel 6
bits : 6 - 12 (7 bit)
TS17 : Operation enable (start) trigger of channel 7
bits : 7 - 14 (8 bit)
Timer channel stop register 0
address_offset : 0x34 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TT10 : Operation stop trigger of channel 0
bits : 0 - 0 (1 bit)
TT11 : Operation stop trigger of channel 1
bits : 1 - 2 (2 bit)
TT12 : Operation stop trigger of channel 2
bits : 2 - 4 (3 bit)
TT13 : Operation stop trigger of channel 3
bits : 3 - 6 (4 bit)
TT14 : Operation stop trigger of channel 4
bits : 4 - 8 (5 bit)
TT15 : Operation stop trigger of channel 5
bits : 5 - 10 (6 bit)
TT16 : Operation stop trigger of channel 6
bits : 6 - 12 (7 bit)
TT17 : Operation stop trigger of channel 7
bits : 7 - 14 (8 bit)
Timer clock select register 0
address_offset : 0x36 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PRS10 : Prescaler 0
bits : 0 - 3 (4 bit)
PRS11 : Prescaler 1
bits : 4 - 11 (8 bit)
PRS12 : Prescaler 2
bits : 8 - 17 (10 bit)
PRS13 : Prescaler 3
bits : 12 - 25 (14 bit)
Timer output register 0
address_offset : 0x38 Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TO10 : Timer output of channel 0
bits : 0 - 0 (1 bit)
TO11 : Timer output of channel 1
bits : 1 - 2 (2 bit)
TO12 : Timer output of channel 2
bits : 2 - 4 (3 bit)
TO13 : Timer output of channel 3
bits : 3 - 6 (4 bit)
TO14 : Timer output of channel 4
bits : 4 - 8 (5 bit)
TO15 : Timer output of channel 5
bits : 5 - 10 (6 bit)
TO16 : Timer output of channel 6
bits : 6 - 12 (7 bit)
TO17 : Timer output of channel 7
bits : 7 - 14 (8 bit)
Timer output enable register 0
address_offset : 0x3A Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TOE10 : Timer output enable of channel 0
bits : 0 - 0 (1 bit)
TOE11 : Timer output enable of channel 1
bits : 1 - 2 (2 bit)
TOE12 : Timer output enable of channel 2
bits : 2 - 4 (3 bit)
TOE13 : Timer output enable of channel 3
bits : 3 - 6 (4 bit)
TOE14 : Timer output enable of channel 4
bits : 4 - 8 (5 bit)
TOE15 : Timer output enable of channel 5
bits : 5 - 10 (6 bit)
TOE16 : Timer output enable of channel 6
bits : 6 - 12 (7 bit)
TOE17 : Timer output enable of channel 7
bits : 7 - 14 (8 bit)
Timer output level register 0
address_offset : 0x3C Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TOL11 : Control of timer output level of channel 1
bits : 1 - 2 (2 bit)
TOL12 : Control of timer output level of channel 2
bits : 2 - 4 (3 bit)
TOL13 : Control of timer output level of channel 3
bits : 3 - 6 (4 bit)
TOL14 : Control of timer output level of channel 4
bits : 4 - 8 (5 bit)
TOL15 : Control of timer output level of channel 5
bits : 5 - 10 (6 bit)
TOL16 : Control of timer output level of channel 6
bits : 6 - 12 (7 bit)
TOL17 : Control of timer output level of channel 7
bits : 7 - 14 (8 bit)
Timer output mode register 0
address_offset : 0x3E Bytes (0x0)
size : -1 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
TOM11 : Control of timer output mode of channel 1
bits : 1 - 2 (2 bit)
TOM12 : Control of timer output mode of channel 2
bits : 2 - 4 (3 bit)
TOM13 : Control of timer output mode of channel 3
bits : 3 - 6 (4 bit)
TOM14 : Control of timer output mode of channel 4
bits : 4 - 8 (5 bit)
TOM15 : Control of timer output mode of channel 5
bits : 5 - 10 (6 bit)
TOM16 : Control of timer output mode of channel 6
bits : 6 - 12 (7 bit)
TOM17 : Control of timer output mode of channel 7
bits : 7 - 14 (8 bit)
Timer count register 0%s
address_offset : 0x4 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
Timer count register 0%s
address_offset : 0x6 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
Timer count register 0%s
address_offset : 0x8 Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
Timer count register 0%s
address_offset : 0xA Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
Timer count register 0%s
address_offset : 0xC Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
Timer count register 0%s
address_offset : 0xE Bytes (0x0)
size : -1 bit
access : read-only
reset_value : 0x0
reset_Mask : 0x0
Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !
This website is sponsored by Embeetle, an IDE designed from scratch for embedded software developers.