\n
address_offset : 0x0 Bytes (0x0)
    size : 0x400 byte (0x0)
    mem_usage : registers
    protection : 
    
    Control register
    address_offset : 0x0 Bytes (0x0)
    size : 32 bit
    access : read-write
    reset_value : 0x0
    reset_Mask : 0x0
    
CNT : The value of the watchdog timer counter
    bits : 0 - 6 (7 bit)
WDGTEN : Activation bit
    bits : 7 - 7 (1 bit)
    Configuration register
    address_offset : 0x4 Bytes (0x0)
    size : 32 bit
    access : read-write
    reset_value : 0x0
    reset_Mask : 0x0
    
WIN : 7-bit window value
    bits : 0 - 6 (7 bit)
PSC : Prescaler
    bits : 7 - 8 (2 bit)
EWIE : Early wakeup interrupt
    bits : 9 - 9 (1 bit)
    Status register
    address_offset : 0x8 Bytes (0x0)
    size : 32 bit
    access : read-write
    reset_value : 0x0
    reset_Mask : 0x0
    
EWIF : Early wakeup interrupt flag
    bits : 0 - 0 (1 bit)
Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !
This website is sponsored by 
Embeetle, an IDE designed from scratch for embedded software developers.