\n
address_offset : 0x0 Bytes (0x0)
size : 0x400 byte (0x0)
mem_usage : registers
protection :
Interrupt enable register (EXTI_INTEN)
address_offset : 0x0 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
INTEN0 : Enable Interrupt on line 0
bits : 0 - 0 (1 bit)
INTEN1 : Enable Interrupt on line 1
bits : 1 - 1 (1 bit)
INTEN2 : Enable Interrupt on line 2
bits : 2 - 2 (1 bit)
INTEN3 : Enable Interrupt on line 3
bits : 3 - 3 (1 bit)
INTEN4 : Enable Interrupt on line 4
bits : 4 - 4 (1 bit)
INTEN5 : Enable Interrupt on line 5
bits : 5 - 5 (1 bit)
INTEN6 : Enable Interrupt on line 6
bits : 6 - 6 (1 bit)
INTEN7 : Enable Interrupt on line 7
bits : 7 - 7 (1 bit)
INTEN8 : Enable Interrupt on line 8
bits : 8 - 8 (1 bit)
INTEN9 : Enable Interrupt on line 9
bits : 9 - 9 (1 bit)
INTEN10 : Enable Interrupt on line 10
bits : 10 - 10 (1 bit)
INTEN11 : Enable Interrupt on line 11
bits : 11 - 11 (1 bit)
INTEN12 : Enable Interrupt on line 12
bits : 12 - 12 (1 bit)
INTEN13 : Enable Interrupt on line 13
bits : 13 - 13 (1 bit)
INTEN14 : Enable Interrupt on line 14
bits : 14 - 14 (1 bit)
INTEN15 : Enable Interrupt on line 15
bits : 15 - 15 (1 bit)
INTEN16 : Enable Interrupt on line 16
bits : 16 - 16 (1 bit)
INTEN17 : Enable Interrupt on line 17
bits : 17 - 17 (1 bit)
INTEN18 : Enable Interrupt on line 18
bits : 18 - 18 (1 bit)
Software interrupt event register (EXTI_SWIEV)
address_offset : 0x10 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
SWIEV0 : Interrupt/Event software trigger on line 0
bits : 0 - 0 (1 bit)
SWIEV1 : Interrupt/Event software trigger on line 1
bits : 1 - 1 (1 bit)
SWIEV2 : Interrupt/Event software trigger on line 2
bits : 2 - 2 (1 bit)
SWIEV3 : Interrupt/Event software trigger on line 3
bits : 3 - 3 (1 bit)
SWIEV4 : Interrupt/Event software trigger on line 4
bits : 4 - 4 (1 bit)
SWIEV5 : Interrupt/Event software trigger on line 5
bits : 5 - 5 (1 bit)
SWIEV6 : Interrupt/Event software trigger on line 6
bits : 6 - 6 (1 bit)
SWIEV7 : Interrupt/Event software trigger on line 7
bits : 7 - 7 (1 bit)
SWIEV8 : Interrupt/Event software trigger on line 8
bits : 8 - 8 (1 bit)
SWIEV9 : Interrupt/Event software trigger on line 9
bits : 9 - 9 (1 bit)
SWIEV10 : Interrupt/Event software trigger on line 10
bits : 10 - 10 (1 bit)
SWIEV11 : Interrupt/Event software trigger on line 11
bits : 11 - 11 (1 bit)
SWIEV12 : Interrupt/Event software trigger on line 12
bits : 12 - 12 (1 bit)
SWIEV13 : Interrupt/Event software trigger on line 13
bits : 13 - 13 (1 bit)
SWIEV14 : Interrupt/Event software trigger on line 14
bits : 14 - 14 (1 bit)
SWIEV15 : Interrupt/Event software trigger on line 15
bits : 15 - 15 (1 bit)
SWIEV16 : Interrupt/Event software trigger on line 16
bits : 16 - 16 (1 bit)
SWIEV17 : Interrupt/Event software trigger on line 17
bits : 17 - 17 (1 bit)
SWIEV18 : Interrupt/Event software trigger on line 18
bits : 18 - 18 (1 bit)
Pending register (EXTI_PD)
address_offset : 0x14 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
PD0 : Interrupt pending status of line 0
bits : 0 - 0 (1 bit)
PD1 : Interrupt pending status of line 1
bits : 1 - 1 (1 bit)
PD2 : Interrupt pending status of line 2
bits : 2 - 2 (1 bit)
PD3 : Interrupt pending status of line 3
bits : 3 - 3 (1 bit)
PD4 : Interrupt pending status of line 4
bits : 4 - 4 (1 bit)
PD5 : Interrupt pending status of line 5
bits : 5 - 5 (1 bit)
PD6 : Interrupt pending status of line 6
bits : 6 - 6 (1 bit)
PD7 : Interrupt pending status of line 7
bits : 7 - 7 (1 bit)
PD8 : Interrupt pending status of line 8
bits : 8 - 8 (1 bit)
PD9 : Interrupt pending status of line 9
bits : 9 - 9 (1 bit)
PD10 : Interrupt pending status of line 10
bits : 10 - 10 (1 bit)
PD11 : Interrupt pending status of line 11
bits : 11 - 11 (1 bit)
PD12 : Interrupt pending status of line 12
bits : 12 - 12 (1 bit)
PD13 : Interrupt pending status of line 13
bits : 13 - 13 (1 bit)
PD14 : Interrupt pending status of line 14
bits : 14 - 14 (1 bit)
PD15 : Interrupt pending status of line 15
bits : 15 - 15 (1 bit)
PD16 : Interrupt pending status of line 16
bits : 16 - 16 (1 bit)
PD17 : Interrupt pending status of line 17
bits : 17 - 17 (1 bit)
PD18 : Interrupt pending status of line 18
bits : 18 - 18 (1 bit)
Event enable register (EXTI_EVEN)
address_offset : 0x4 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
EVEN0 : Enable Event on line 0
bits : 0 - 0 (1 bit)
EVEN1 : Enable Event on line 1
bits : 1 - 1 (1 bit)
EVEN2 : Enable Event on line 2
bits : 2 - 2 (1 bit)
EVEN3 : Enable Event on line 3
bits : 3 - 3 (1 bit)
EVEN4 : Enable Event on line 4
bits : 4 - 4 (1 bit)
EVEN5 : Enable Event on line 5
bits : 5 - 5 (1 bit)
EVEN6 : Enable Event on line 6
bits : 6 - 6 (1 bit)
EVEN7 : Enable Event on line 7
bits : 7 - 7 (1 bit)
EVEN8 : Enable Event on line 8
bits : 8 - 8 (1 bit)
EVEN9 : Enable Event on line 9
bits : 9 - 9 (1 bit)
EVEN10 : Enable Event on line 10
bits : 10 - 10 (1 bit)
EVEN11 : Enable Event on line 11
bits : 11 - 11 (1 bit)
EVEN12 : Enable Event on line 12
bits : 12 - 12 (1 bit)
EVEN13 : Enable Event on line 13
bits : 13 - 13 (1 bit)
EVEN14 : Enable Event on line 14
bits : 14 - 14 (1 bit)
EVEN15 : Enable Event on line 15
bits : 15 - 15 (1 bit)
EVEN16 : Enable Event on line 16
bits : 16 - 16 (1 bit)
EVEN17 : Enable Event on line 17
bits : 17 - 17 (1 bit)
EVEN18 : Enable Event on line 18
bits : 18 - 18 (1 bit)
Rising Edge Trigger Enable register (EXTI_RTEN)
address_offset : 0x8 Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
RTEN0 : Rising edge trigger enable of line 0
bits : 0 - 0 (1 bit)
RTEN1 : Rising edge trigger enable of line 1
bits : 1 - 1 (1 bit)
RTEN2 : Rising edge trigger enable of line 2
bits : 2 - 2 (1 bit)
RTEN3 : Rising edge trigger enable of line 3
bits : 3 - 3 (1 bit)
RTEN4 : Rising edge trigger enable of line 4
bits : 4 - 4 (1 bit)
RTEN5 : Rising edge trigger enable of line 5
bits : 5 - 5 (1 bit)
RTEN6 : Rising edge trigger enable of line 6
bits : 6 - 6 (1 bit)
RTEN7 : Rising edge trigger enable of line 7
bits : 7 - 7 (1 bit)
RTEN8 : Rising edge trigger enable of line 8
bits : 8 - 8 (1 bit)
RTEN9 : Rising edge trigger enable of line 9
bits : 9 - 9 (1 bit)
RTEN10 : Rising edge trigger enable of line 10
bits : 10 - 10 (1 bit)
RTEN11 : Rising edge trigger enable of line 11
bits : 11 - 11 (1 bit)
RTEN12 : Rising edge trigger enable of line 12
bits : 12 - 12 (1 bit)
RTEN13 : Rising edge trigger enable of line 13
bits : 13 - 13 (1 bit)
RTEN14 : Rising edge trigger enable of line 14
bits : 14 - 14 (1 bit)
RTEN15 : Rising edge trigger enable of line 15
bits : 15 - 15 (1 bit)
RTEN16 : Rising edge trigger enable of line 16
bits : 16 - 16 (1 bit)
RTEN17 : Rising edge trigger enable of line 17
bits : 17 - 17 (1 bit)
RTEN18 : Rising edge trigger enable of line 18
bits : 18 - 18 (1 bit)
Falling Egde Trigger Enable register (EXTI_FTEN)
address_offset : 0xC Bytes (0x0)
size : 32 bit
access : read-write
reset_value : 0x0
reset_Mask : 0x0
FTEN0 : Falling edge trigger enable of line 0
bits : 0 - 0 (1 bit)
FTEN1 : Falling edge trigger enable of line 1
bits : 1 - 1 (1 bit)
FTEN2 : Falling edge trigger enable of line 2
bits : 2 - 2 (1 bit)
FTEN3 : Falling edge trigger enable of line 3
bits : 3 - 3 (1 bit)
FTEN4 : Falling edge trigger enable of line 4
bits : 4 - 4 (1 bit)
FTEN5 : Falling edge trigger enable of line 5
bits : 5 - 5 (1 bit)
FTEN6 : Falling edge trigger enable of line 6
bits : 6 - 6 (1 bit)
FTEN7 : Falling edge trigger enable of line 7
bits : 7 - 7 (1 bit)
FTEN8 : Falling edge trigger enable of line 8
bits : 8 - 8 (1 bit)
FTEN9 : Falling edge trigger enable of line 9
bits : 9 - 9 (1 bit)
FTEN10 : Falling edge trigger enable of line 10
bits : 10 - 10 (1 bit)
FTEN11 : Falling edge trigger enable of line 11
bits : 11 - 11 (1 bit)
FTEN12 : Falling edge trigger enable of line 12
bits : 12 - 12 (1 bit)
FTEN13 : Falling edge trigger enable of line 13
bits : 13 - 13 (1 bit)
FTEN14 : Falling edge trigger enable of line 14
bits : 14 - 14 (1 bit)
FTEN15 : Falling edge trigger enable of line 15
bits : 15 - 15 (1 bit)
FTEN16 : Falling edge trigger enable of line 16
bits : 16 - 16 (1 bit)
FTEN17 : Falling edge trigger enable of line 17
bits : 17 - 17 (1 bit)
FTEN18 : Falling edge trigger enable of line 18
bits : 18 - 18 (1 bit)
Is something missing? Is something wrong? can you help correct it ? Please contact us at info@chipselect.org !
This website is sponsored by Embeetle, an IDE designed from scratch for embedded software developers.